entry.S 21.0 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Low Level Interrupts/Traps/Exceptions(non-TLB) Handling for ARC
 *
 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
V
Vineet Gupta 已提交
10 11 12
 * vineetg: May 2011
 *  -Userspace unaligned access emulation
 *
V
Vineet Gupta 已提交
13 14 15 16 17 18 19
 * vineetg: Feb 2011 (ptrace low level code fixes)
 *  -traced syscall return code (r0) was not saved into pt_regs for restoring
 *   into user reg-file when traded task rets to user space.
 *  -syscalls needing arch-wrappers (mainly for passing sp as pt_regs)
 *   were not invoking post-syscall trace hook (jumping directly into
 *   ret_from_system_call)
 *
20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
 * vineetg: Nov 2010:
 *  -Vector table jumps (@8 bytes) converted into branches (@4 bytes)
 *  -To maintain the slot size of 8 bytes/vector, added nop, which is
 *   not executed at runtime.
 *
 * vineetg: Nov 2009 (Everything needed for TIF_RESTORE_SIGMASK)
 *  -do_signal()invoked upon TIF_RESTORE_SIGMASK as well
 *  -Wrappers for sys_{,rt_}sigsuspend() nolonger needed as they don't
 *   need ptregs anymore
 *
 * Vineetg: Oct 2009
 *  -In a rare scenario, Process gets a Priv-V exception and gets scheduled
 *   out. Since we don't do FAKE RTIE for Priv-V, CPU excpetion state remains
 *   active (AE bit enabled).  This causes a double fault for a subseq valid
 *   exception. Thus FAKE RTIE needed in low level Priv-Violation handler.
 *   Instr Error could also cause similar scenario, so same there as well.
 *
37 38
 * Vineetg: March 2009 (Supporting 2 levels of Interrupts)
 *
39 40 41 42 43 44 45 46
 * Vineetg: Aug 28th 2008: Bug #94984
 *  -Zero Overhead Loop Context shd be cleared when entering IRQ/EXcp/Trap
 *   Normally CPU does this automatically, however when doing FAKE rtie,
 *   we need to explicitly do this. The problem in macros
 *   FAKE_RET_FROM_EXCPN and FAKE_RET_FROM_EXCPN_LOCK_IRQ was that this bit
 *   was being "CLEARED" rather then "SET". Since it is Loop INHIBIT Bit,
 *   setting it and not clearing it clears ZOL context
 *
47 48 49
 * Vineetg: May 16th, 2008
 *  - r25 now contains the Current Task when in kernel
 *
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
 * Vineetg: Dec 22, 2007
 *    Minor Surgery of Low Level ISR to make it SMP safe
 *    - MMU_SCRATCH0 Reg used for freeing up r9 in Level 1 ISR
 *    - _current_task is made an array of NR_CPUS
 *    - Access of _current_task wrapped inside a macro so that if hardware
 *       team agrees for a dedicated reg, no other code is touched
 *
 * Amit Bhor, Rahul Trivedi, Kanika Nema, Sameer Dhavale : Codito Tech 2004
 */

/*------------------------------------------------------------------
 *    Function                            ABI
 *------------------------------------------------------------------
 *
 *  Arguments                           r0 - r7
 *  Caller Saved Registers              r0 - r12
 *  Callee Saved Registers              r13- r25
 *  Global Pointer (gp)                 r26
 *  Frame Pointer (fp)                  r27
 *  Stack Pointer (sp)                  r28
 *  Interrupt link register (ilink1)    r29
 *  Interrupt link register (ilink2)    r30
 *  Branch link register (blink)        r31
 *------------------------------------------------------------------
 */

	.cpu A7

;############################ Vector Table #################################

.macro VECTOR  lbl
#if 1   /* Just in case, build breaks */
	j   \lbl
#else
	b   \lbl
	nop
#endif
.endm

	.section .vector, "ax",@progbits
	.align 4

/* Each entry in the vector table must occupy 2 words. Since it is a jump
 * across sections (.vector to .text) we are gauranteed that 'j somewhere'
 * will use the 'j limm' form of the intrsuction as long as somewhere is in
 * a section other than .vector.
 */

; ********* Critical System Events **********************
VECTOR   res_service             ; 0x0, Restart Vector  (0x0)
VECTOR   mem_service             ; 0x8, Mem exception   (0x1)
VECTOR   instr_service           ; 0x10, Instrn Error   (0x2)

; ******************** Device ISRs **********************
104 105 106
#ifdef CONFIG_ARC_IRQ3_LV2
VECTOR   handle_interrupt_level2
#else
107
VECTOR   handle_interrupt_level1
108
#endif
109 110 111

VECTOR   handle_interrupt_level1

112 113 114
#ifdef CONFIG_ARC_IRQ5_LV2
VECTOR   handle_interrupt_level2
#else
115
VECTOR   handle_interrupt_level1
116
#endif
117

118 119 120
#ifdef CONFIG_ARC_IRQ6_LV2
VECTOR   handle_interrupt_level2
#else
121
VECTOR   handle_interrupt_level1
122
#endif
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143

.rept   25
VECTOR   handle_interrupt_level1 ; Other devices
.endr

/* FOR ARC600: timer = 0x3, uart = 0x8, emac = 0x10 */

; ******************** Exceptions **********************
VECTOR   EV_MachineCheck         ; 0x100, Fatal Machine check   (0x20)
VECTOR   EV_TLBMissI             ; 0x108, Intruction TLB miss   (0x21)
VECTOR   EV_TLBMissD             ; 0x110, Data TLB miss         (0x22)
VECTOR   EV_TLBProtV             ; 0x118, Protection Violation  (0x23)
				 ;         or Misaligned Access
VECTOR   EV_PrivilegeV           ; 0x120, Privilege Violation   (0x24)
VECTOR   EV_Trap                 ; 0x128, Trap exception        (0x25)
VECTOR   EV_Extension            ; 0x130, Extn Intruction Excp  (0x26)

.rept   24
VECTOR   reserved                ; Reserved Exceptions
.endr

144
#include <linux/linkage.h>   /* {EXTRY,EXIT} */
145
#include <asm/entry.h>       /* SAVE_ALL_{INT1,INT2,SYS...} */
146 147 148 149 150 151
#include <asm/errno.h>
#include <asm/arcregs.h>
#include <asm/irqflags.h>

;##################### Scratch Mem for IRQ stack switching #############

152
ARCFP_DATA int1_saved_reg
153 154 155 156 157 158
	.align 32
	.type   int1_saved_reg, @object
	.size   int1_saved_reg, 4
int1_saved_reg:
	.zero 4

159
/* Each Interrupt level needs its own scratch */
160 161
#ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS

162
ARCFP_DATA int2_saved_reg
163 164 165 166 167 168 169
	.type   int2_saved_reg, @object
	.size   int2_saved_reg, 4
int2_saved_reg:
	.zero 4

#endif

170 171 172 173 174 175 176 177 178 179 180 181 182
; ---------------------------------------------
	.section .text, "ax",@progbits

res_service:		; processor restart
	flag    0x1     ; not implemented
	nop
	nop

reserved:		; processor restart
	rtie            ; jump to processor initializations

;##################### Interrupt Handling ##############################

183 184 185 186
#ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS
; ---------------------------------------------
;  Level 2 ISR: Can interrupt a Level 1 ISR
; ---------------------------------------------
187
ENTRY(handle_interrupt_level2)
188

189
	INTERRUPT_PROLOGUE 2
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219

	;------------------------------------------------------
	; if L2 IRQ interrupted a L1 ISR, disable preemption
	;------------------------------------------------------

	ld r9, [sp, PT_status32]        ; get statu32_l2 (saved in pt_regs)
	bbit0 r9, STATUS_A1_BIT, 1f     ; L1 not active when L2 IRQ, so normal

	; A1 is set in status32_l2
	; bump thread_info->preempt_count (Disable preemption)
	GET_CURR_THR_INFO_FROM_SP   r10
	ld      r9, [r10, THREAD_INFO_PREEMPT_COUNT]
	add     r9, r9, 1
	st      r9, [r10, THREAD_INFO_PREEMPT_COUNT]

1:
	;------------------------------------------------------
	; setup params for Linux common ISR and invoke it
	;------------------------------------------------------
	lr  r0, [icause2]
	and r0, r0, 0x1f

	bl.d  @arch_do_IRQ
	mov r1, sp

	mov r8,0x2
	sr r8, [AUX_IRQ_LV12]       ; clear bit in Sticky Status Reg

	b   ret_from_exception

220
END(handle_interrupt_level2)
221 222 223

#endif

224 225 226
; ---------------------------------------------
;  Level 1 ISR
; ---------------------------------------------
227
ENTRY(handle_interrupt_level1)
228

229
	INTERRUPT_PROLOGUE 1
230 231 232 233

	lr  r0, [icause1]
	and r0, r0, 0x1f

234 235 236 237 238 239 240 241
#ifdef CONFIG_TRACE_IRQFLAGS
	; icause1 needs to be read early, before calling tracing, which
	; can clobber scratch regs, hence use of stack to stash it
	push r0
	TRACE_ASM_IRQ_DISABLE
	pop  r0
#endif

242 243 244 245 246 247 248
	bl.d  @arch_do_IRQ
	mov r1, sp

	mov r8,0x1
	sr r8, [AUX_IRQ_LV12]       ; clear bit in Sticky Status Reg

	b   ret_from_exception
249
END(handle_interrupt_level1)
250 251 252 253 254 255 256

;################### Non TLB Exception Handling #############################

; ---------------------------------------------
; Instruction Error Exception Handler
; ---------------------------------------------

257
ENTRY(instr_service)
258

259
	EXCEPTION_PROLOGUE
260

261 262
	lr  r0, [efa]
	mov r1, sp
263

264
	FAKE_RET_FROM_EXCPN
265 266 267

	bl  do_insterror_or_kprobe
	b   ret_from_exception
268
END(instr_service)
269 270 271 272 273

; ---------------------------------------------
; Memory Error Exception Handler
; ---------------------------------------------

274
ENTRY(mem_service)
275

276
	EXCEPTION_PROLOGUE
277

278 279
	lr  r0, [efa]
	mov r1, sp
280

281
	FAKE_RET_FROM_EXCPN
282

283 284
	bl  do_memory_error
	b   ret_from_exception
285
END(mem_service)
286 287 288 289 290

; ---------------------------------------------
; Machine Check Exception Handler
; ---------------------------------------------

291
ENTRY(EV_MachineCheck)
292

293
	EXCEPTION_PROLOGUE
294

295 296 297
	lr  r2, [ecr]
	lr  r0, [efa]
	mov r1, sp
298

299
	lsr  	r3, r2, 8
300 301 302
	bmsk 	r3, r3, 7
	brne    r3, ECR_C_MCHK_DUP_TLB, 1f

303 304 305 306 307 308 309 310 311 312 313 314
	bl      do_tlb_overlap_fault
	b       ret_from_exception

1:
	; DEAD END: can't do much, display Regs and HALT
	SAVE_CALLEE_SAVED_USER

	GET_CURR_TASK_FIELD_PTR   TASK_THREAD, r10
	st  sp, [r10, THREAD_CALLEE_REG]

	j  do_machine_check_fault

315
END(EV_MachineCheck)
316 317 318 319 320

; ---------------------------------------------
; Protection Violation Exception Handler
; ---------------------------------------------

321
ENTRY(EV_TLBProtV)
322

323
	EXCEPTION_PROLOGUE
324

325
	lr  r2, [ecr]
V
Vineet Gupta 已提交
326
	lr  r0, [efa]	; Faulting Data addr (not part of pt_regs saved above)
327

328 329 330
	; Exception auto-disables further Intr/exceptions.
	; Re-enable them by pretending to return from exception
	; (so rest of handler executes in pure K mode)
331

332
	FAKE_RET_FROM_EXCPN
333

V
Vineet Gupta 已提交
334
	mov   r1, sp	; Handle to pt_regs
335

336 337 338
	;------ (5) Type of Protection Violation? ----------
	;
	; ProtV Hardware Exception is triggered for Access Faults of 2 types
339 340 341
	;   -Access Violaton	: 00_23_(00|01|02|03)_00
	;			         x  r  w  r+w
	;   -Unaligned Access	: 00_23_04_00
342
	;
343
	bbit1 r2, ECR_C_BIT_PROTV_MISALIG_DATA, 4f
344 345 346 347 348 349 350 351

	;========= (6a) Access Violation Processing ========
	bl  do_page_fault
	b   ret_from_exception

	;========== (6b) Non aligned access ============
4:

V
Vineet Gupta 已提交
352
	SAVE_CALLEE_SAVED_USER
353
	mov r2, sp              ; callee_regs
V
Vineet Gupta 已提交
354

355
	bl  do_misaligned_access
V
Vineet Gupta 已提交
356

357 358 359
	; TBD: optimize - do this only if a callee reg was involved
	; either a dst of emulated LD/ST or src with address-writeback
	RESTORE_CALLEE_SAVED_USER
V
Vineet Gupta 已提交
360

361 362
	b   ret_from_exception

363
END(EV_TLBProtV)
364

365 366 367 368 369 370 371 372 373
; Wrapper for Linux page fault handler called from EV_TLBMiss*
; Very similar to ProtV handler case (6a) above, but avoids the extra checks
; for Misaligned access
;
ENTRY(call_do_page_fault)

	EXCEPTION_PROLOGUE
	lr  r0, [efa]	; Faulting Data address
	mov   r1, sp
374
	FAKE_RET_FROM_EXCPN
375 376 377 378 379 380

	mov blink, ret_from_exception
	b  do_page_fault

END(call_do_page_fault)

381 382 383
; ---------------------------------------------
; Privilege Violation Exception Handler
; ---------------------------------------------
384
ENTRY(EV_PrivilegeV)
385

386
	EXCEPTION_PROLOGUE
387

388 389
	lr  r0, [efa]
	mov r1, sp
390

391
	FAKE_RET_FROM_EXCPN
392 393 394

	bl  do_privilege_fault
	b   ret_from_exception
395
END(EV_PrivilegeV)
396 397 398 399

; ---------------------------------------------
; Extension Instruction Exception Handler
; ---------------------------------------------
400
ENTRY(EV_Extension)
401

402
	EXCEPTION_PROLOGUE
403

404 405
	lr  r0, [efa]
	mov r1, sp
406

407
	FAKE_RET_FROM_EXCPN
408

409 410
	bl  do_extension_fault
	b   ret_from_exception
411
END(EV_Extension)
412

V
Vineet Gupta 已提交
413
;################ Trap Handling (Syscall, Breakpoint) ##################
V
Vineet Gupta 已提交
414

V
Vineet Gupta 已提交
415 416 417
; ---------------------------------------------
; syscall Tracing
; ---------------------------------------------
V
Vineet Gupta 已提交
418 419 420 421 422
tracesys:
	; save EFA in case tracer wants the PC of traced task
	; using ERET won't work since next-PC has already committed
	lr  r12, [efa]
	GET_CURR_TASK_FIELD_PTR   TASK_THREAD, r11
423
	st  r12, [r11, THREAD_FAULT_ADDR]	; thread.fault_address
V
Vineet Gupta 已提交
424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459

	; PRE Sys Call Ptrace hook
	mov r0, sp			; pt_regs needed
	bl  @syscall_trace_entry

	; Tracing code now returns the syscall num (orig or modif)
	mov r8, r0

	; Do the Sys Call as we normally would.
	; Validate the Sys Call number
	cmp     r8,  NR_syscalls
	mov.hi  r0, -ENOSYS
	bhi     tracesys_exit

	; Restore the sys-call args. Mere invocation of the hook abv could have
	; clobbered them (since they are in scratch regs). The tracer could also
	; have deliberately changed the syscall args: r0-r7
	ld  r0, [sp, PT_r0]
	ld  r1, [sp, PT_r1]
	ld  r2, [sp, PT_r2]
	ld  r3, [sp, PT_r3]
	ld  r4, [sp, PT_r4]
	ld  r5, [sp, PT_r5]
	ld  r6, [sp, PT_r6]
	ld  r7, [sp, PT_r7]
	ld.as   r9, [sys_call_table, r8]
	jl      [r9]        ; Entry into Sys Call Handler

tracesys_exit:
	st  r0, [sp, PT_r0]     ; sys call return value in pt_regs

	;POST Sys Call Ptrace Hook
	bl  @syscall_trace_exit
	b   ret_from_exception ; NOT ret_from_system_call at is saves r0 which
	; we'd done before calling post hook above

V
Vineet Gupta 已提交
460 461 462
; ---------------------------------------------
; Breakpoint TRAP
; ---------------------------------------------
463 464
trap_with_param:

465
	; stop_pc info by gdb needs this info
466 467
	lr  r0, [efa]
	mov r1, sp
468

469
	; Now that we have read EFA, it is safe to do "fake" rtie
470
	;   and get out of CPU exception mode
471
	FAKE_RET_FROM_EXCPN
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489

	; Save callee regs in case gdb wants to have a look
	; SP will grow up by size of CALLEE Reg-File
	; NOTE: clobbers r12
	SAVE_CALLEE_SAVED_USER

	; save location of saved Callee Regs @ thread_struct->pc
	GET_CURR_TASK_FIELD_PTR   TASK_THREAD, r10
	st  sp, [r10, THREAD_CALLEE_REG]

	; Call the trap handler
	bl  do_non_swi_trap

	; unwind stack to discard Callee saved Regs
	DISCARD_CALLEE_SAVED_USER

	b   ret_from_exception

V
Vineet Gupta 已提交
490 491 492 493
; ---------------------------------------------
; syscall TRAP
; ABI: (r0-r7) upto 8 args, (r8) syscall number
; ---------------------------------------------
494

495
ENTRY(EV_Trap)
496

497
	EXCEPTION_PROLOGUE
498

V
Vineet Gupta 已提交
499
	;============ TRAP 1   :breakpoints
500 501
	lr     r10, [ecr]
	bmsk.f 0, r10, 7
502 503
	bnz    trap_with_param

V
Vineet Gupta 已提交
504
	;============ TRAP  (no param): syscall top level
505

V
Vineet Gupta 已提交
506
	; First return from Exception to pure K mode (Exception/IRQs renabled)
507
	FAKE_RET_FROM_EXCPN
508

V
Vineet Gupta 已提交
509
	; If syscall tracing ongoing, invoke pre-post-hooks
V
Vineet Gupta 已提交
510 511 512 513
	GET_CURR_THR_INFO_FLAGS   r10
	btst r10, TIF_SYSCALL_TRACE
	bnz tracesys  ; this never comes back

V
Vineet Gupta 已提交
514 515 516
	;============ Normal syscall case

	; syscall num shd not exceed the total system calls avail
517 518 519 520 521 522 523 524 525
	cmp     r8,  NR_syscalls
	mov.hi  r0, -ENOSYS
	bhi     ret_from_system_call

	; Offset into the syscall_table and call handler
	ld.as   r9,[sys_call_table, r8]
	jl      [r9]        ; Entry into Sys Call Handler

	; fall through to ret_from_system_call
526
END(EV_Trap)
527

528
ENTRY(ret_from_system_call)
529 530 531 532 533 534 535 536 537

	st  r0, [sp, PT_r0]     ; sys call return value in pt_regs

	; fall through yet again to ret_from_exception

;############# Return from Intr/Excp/Trap (Linux Specifics) ##############
;
; If ret to user mode do we need to handle signals, schedule() et al.

538
ENTRY(ret_from_exception)
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556

	; Pre-{IRQ,Trap,Exception} K/U mode from pt_regs->status32
	ld  r8, [sp, PT_status32]   ; returning to User/Kernel Mode

	bbit0  r8, STATUS_U_BIT, resume_kernel_mode

	; Before returning to User mode check-for-and-complete any pending work
	; such as rescheduling/signal-delivery etc.
resume_user_mode_begin:

	; Disable IRQs to ensures that chk for pending work itself is atomic
	; (and we don't end up missing a NEED_RESCHED/SIGPENDING due to an
	; interim IRQ).
	IRQ_DISABLE	r10

	; Fast Path return to user mode if no pending work
	GET_CURR_THR_INFO_FLAGS   r9
	and.f  0,  r9, _TIF_WORK_MASK
557
	bz     .Lrestore_regs
558 559 560 561 562 563 564 565 566 567 568 569

	; --- (Slow Path #1) task preemption ---
	bbit0  r9, TIF_NEED_RESCHED, .Lchk_pend_signals
	mov    blink, resume_user_mode_begin  ; tail-call to U mode ret chks
	b      @schedule 	; BTST+Bnz causes relo error in link

.Lchk_pend_signals:
	IRQ_ENABLE	r10

	; --- (Slow Path #2) pending signal  ---
	mov r0, sp	; pt_regs for arg to do_signal()/do_notify_resume()

570
	GET_CURR_THR_INFO_FLAGS   r9
571 572
	bbit0  r9, TIF_SIGPENDING, .Lchk_notify_resume

V
Vineet Gupta 已提交
573 574 575 576 577
	; Normal Trap/IRQ entry only saves Scratch (caller-saved) regs
	; in pt_reg since the "C" ABI (kernel code) will automatically
	; save/restore callee-saved regs.
	;
	; However, here we need to explicitly save callee regs because
578 579 580 581 582 583 584 585 586 587 588 589 590
	; (i)  If this signal causes coredump - full regfile needed
	; (ii) If signal is SIGTRAP/SIGSTOP, task is being traced thus
	;      tracer might call PEEKUSR(CALLEE reg)
	;
	; NOTE: SP will grow up by size of CALLEE Reg-File
	SAVE_CALLEE_SAVED_USER		; clobbers r12

	; save location of saved Callee Regs @ thread_struct->callee
	GET_CURR_TASK_FIELD_PTR   TASK_THREAD, r10
	st  sp, [r10, THREAD_CALLEE_REG]

	bl  @do_signal

V
Vineet Gupta 已提交
591 592 593
	; Ideally we want to discard the Callee reg above, however if this was
	; a tracing signal, tracer could have done a POKEUSR(CALLEE reg)
	RESTORE_CALLEE_SAVED_USER
594 595 596 597 598 599 600 601 602 603 604 605

	b      resume_user_mode_begin	; loop back to start of U mode ret

	; --- (Slow Path #3) notify_resume ---
.Lchk_notify_resume:
	btst   r9, TIF_NOTIFY_RESUME
	blnz   @do_notify_resume
	b      resume_user_mode_begin	; unconditionally back to U mode ret chks
					; for single exit point from this block

resume_kernel_mode:

606 607 608
	; Disable Interrupts from this point on
	; CONFIG_PREEMPT: This is a must for preempt_schedule_irq()
	; !CONFIG_PREEMPT: To ensure restore_regs is intr safe
609 610
	IRQ_DISABLE	r9

611 612
#ifdef CONFIG_PREEMPT

613 614 615
	; Can't preempt if preemption disabled
	GET_CURR_THR_INFO_FROM_SP   r10
	ld  r8, [r10, THREAD_INFO_PREEMPT_COUNT]
616
	brne  r8, 0, .Lrestore_regs
617 618 619

	; check if this task's NEED_RESCHED flag set
	ld  r9, [r10, THREAD_INFO_FLAGS]
620
	bbit0  r9, TIF_NEED_RESCHED, .Lrestore_regs
621 622 623 624 625 626 627 628 629 630 631 632 633

	; Invoke PREEMPTION
	bl      preempt_schedule_irq

	; preempt_schedule_irq() always returns with IRQ disabled
#endif

	; fall through

;############# Return from Intr/Excp/Trap (ARC Specifics) ##############
;
; Restore the saved sys context (common exit-path for EXCPN/IRQ/Trap)
; IRQ shd definitely not happen between now and rtie
634
; All 2 entry points to here already disable interrupts
635

636
.Lrestore_regs:
637

638 639
	TRACE_ASM_IRQ_ENABLE

640
	lr	r10, [status32]
641 642 643 644 645 646 647 648

	; Restore REG File. In case multiple Events outstanding,
	; use the same priorty as rtie: EXCPN, L2 IRQ, L1 IRQ, None
	; Note that we use realtime STATUS32 (not pt_regs->status32) to
	; decide that.

	; if Returning from Exception
	bbit0  r10, STATUS_AE_BIT, not_exception
649
	EXCEPTION_EPILOGUE
650 651 652 653 654 655
	rtie

	; Not Exception so maybe Interrupts (Level 1 or 2)

not_exception:

656 657
#ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS

658
	; Level 2 interrupt return Path - from hardware standpoint
659 660
	bbit0  r10, STATUS_A2_BIT, not_level2_interrupt

661 662 663 664 665 666 667 668
	;------------------------------------------------------------------
	; However the context returning might not have taken L2 intr itself
	; e.g. Task'A' user-code -> L2 intr -> schedule -> 'B' user-code ret
	; Special considerations needed for the context which took L2 intr

	ld   r9, [sp, PT_event]        ; Ensure this is L2 intr context
	brne r9, event_IRQ2, 149f

669
	;------------------------------------------------------------------
670 671 672
	; if L2 IRQ interrupted an L1 ISR,  we'd disabled preemption earlier
	; so that sched doesn't move to new task, causing L1 to be delayed
	; undeterministically. Now that we've achieved that, let's reset
673 674 675 676 677 678 679 680 681 682 683
	; things to what they were, before returning from L2 context
	;----------------------------------------------------------------

	ld r9, [sp, PT_status32]       ; get statu32_l2 (saved in pt_regs)
	bbit0 r9, STATUS_A1_BIT, 149f  ; L1 not active when L2 IRQ, so normal

	; decrement thread_info->preempt_count (re-enable preemption)
	GET_CURR_THR_INFO_FROM_SP   r10
	ld      r9, [r10, THREAD_INFO_PREEMPT_COUNT]

	; paranoid check, given A1 was active when A2 happened, preempt count
684
	; must not be 0 because we would have incremented it.
685 686 687 688 689 690 691 692 693 694 695
	; If this does happen we simply HALT as it means a BUG !!!
	cmp     r9, 0
	bnz     2f
	flag 1

2:
	sub     r9, r9, 1
	st      r9, [r10, THREAD_INFO_PREEMPT_COUNT]

149:
	;return from level 2
696
	INTERRUPT_EPILOGUE 2
697 698 699 700 701 702 703
debug_marker_l2:
	rtie

not_level2_interrupt:

#endif

704 705 706
	bbit0  r10, STATUS_A1_BIT, not_level1_interrupt

	;return from level 1
707
	INTERRUPT_EPILOGUE 1
708 709 710 711 712 713 714
debug_marker_l1:
	rtie

not_level1_interrupt:

	;this case is for syscalls or Exceptions (with fake rtie)

715
	EXCEPTION_EPILOGUE
716 717 718
debug_marker_syscall:
	rtie

719
END(ret_from_exception)
720

721
ENTRY(ret_from_fork)
722 723 724
	; when the forked child comes here from the __switch_to function
	; r0 has the last task pointer.
	; put last task in scheduler queue
725 726 727 728 729
	bl   @schedule_tail

	ld   r9, [sp, PT_status32]
	brne r9, 0, 1f

730 731
	jl.d [r14]		; kernel thread entry point
	mov  r0, r13		; (see PF_KTHREAD block in copy_thread)
732 733

1:
734 735 736 737 738 739 740
	; Return to user space
	; 1. Any forked task (Reach here via BRne above)
	; 2. First ever init task (Reach here via return from JL above)
	;    This is the historic "kernel_execve" use-case, to return to init
	;    user mode, in a round about way since that is always done from
	;    a kernel thread which is executed via JL above but always returns
	;    out whenever kernel_execve (now inline do_fork()) is involved
741
	b    ret_from_exception
742
END(ret_from_fork)
743 744 745

;################### Special Sys Call Wrappers ##########################

746
ENTRY(sys_clone_wrapper)
747 748 749 750
	SAVE_CALLEE_SAVED_USER
	bl  @sys_clone
	DISCARD_CALLEE_SAVED_USER

V
Vineet Gupta 已提交
751 752 753 754
	GET_CURR_THR_INFO_FLAGS   r10
	btst r10, TIF_SYSCALL_TRACE
	bnz  tracesys_exit

755
	b ret_from_system_call
756
END(sys_clone_wrapper)
757 758 759 760 761 762 763 764 765

#ifdef CONFIG_ARC_DW2_UNWIND
; Workaround for bug 94179 (STAR ):
; Despite -fasynchronous-unwind-tables, linker is not making dwarf2 unwinder
; section (.debug_frame) as loadable. So we force it here.
; This also fixes STAR 9000487933 where the prev-workaround (objcopy --setflag)
; would not work after a clean build due to kernel build system dependencies.
.section .debug_frame, "wa",@progbits
#endif