mcbsp.c 34.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * linux/arch/arm/plat-omap/mcbsp.c
 *
 * Copyright (C) 2004 Nokia Corporation
 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
 *
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Multichannel mode not supported.
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
18
#include <linux/platform_device.h>
19 20 21 22
#include <linux/wait.h>
#include <linux/completion.h>
#include <linux/interrupt.h>
#include <linux/err.h>
23
#include <linux/clk.h>
24
#include <linux/delay.h>
25
#include <linux/io.h>
26

27 28
#include <plat/dma.h>
#include <plat/mcbsp.h>
29

30 31
struct omap_mcbsp **mcbsp_ptr;
int omap_mcbsp_count;
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
void omap_mcbsp_write(void __iomem *io_base, u16 reg, u32 val)
{
	if (cpu_class_is_omap1() || cpu_is_omap2420())
		__raw_writew((u16)val, io_base + reg);
	else
		__raw_writel(val, io_base + reg);
}

int omap_mcbsp_read(void __iomem *io_base, u16 reg)
{
	if (cpu_class_is_omap1() || cpu_is_omap2420())
		return __raw_readw(io_base + reg);
	else
		return __raw_readl(io_base + reg);
}

#define OMAP_MCBSP_READ(base, reg) \
			omap_mcbsp_read(base, OMAP_MCBSP_REG_##reg)
#define OMAP_MCBSP_WRITE(base, reg, val) \
			omap_mcbsp_write(base, OMAP_MCBSP_REG_##reg, val)

#define omap_mcbsp_check_valid_id(id)	(id < omap_mcbsp_count)
#define id_to_mcbsp_ptr(id)		mcbsp_ptr[id];
56 57 58

static void omap_mcbsp_dump_reg(u8 id)
{
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
	struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);

	dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
	dev_dbg(mcbsp->dev, "DRR2:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, DRR2));
	dev_dbg(mcbsp->dev, "DRR1:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, DRR1));
	dev_dbg(mcbsp->dev, "DXR2:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, DXR2));
	dev_dbg(mcbsp->dev, "DXR1:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, DXR1));
	dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, SPCR2));
	dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, SPCR1));
	dev_dbg(mcbsp->dev, "RCR2:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, RCR2));
	dev_dbg(mcbsp->dev, "RCR1:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, RCR1));
	dev_dbg(mcbsp->dev, "XCR2:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, XCR2));
	dev_dbg(mcbsp->dev, "XCR1:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, XCR1));
	dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, SRGR2));
	dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, SRGR1));
	dev_dbg(mcbsp->dev, "PCR0:  0x%04x\n",
			OMAP_MCBSP_READ(mcbsp->io_base, PCR0));
	dev_dbg(mcbsp->dev, "***********************\n");
89 90
}

91
static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
92
{
93
	struct omap_mcbsp *mcbsp_tx = dev_id;
94
	u16 irqst_spcr2;
95

96 97
	irqst_spcr2 = OMAP_MCBSP_READ(mcbsp_tx->io_base, SPCR2);
	dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
98

99 100 101 102 103 104 105 106 107
	if (irqst_spcr2 & XSYNC_ERR) {
		dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
			irqst_spcr2);
		/* Writing zero to XSYNC_ERR clears the IRQ */
		OMAP_MCBSP_WRITE(mcbsp_tx->io_base, SPCR2,
			irqst_spcr2 & ~(XSYNC_ERR));
	} else {
		complete(&mcbsp_tx->tx_irq_completion);
	}
108

109 110 111
	return IRQ_HANDLED;
}

112
static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
113
{
114
	struct omap_mcbsp *mcbsp_rx = dev_id;
115 116 117 118 119 120 121 122 123 124 125 126 127 128
	u16 irqst_spcr1;

	irqst_spcr1 = OMAP_MCBSP_READ(mcbsp_rx->io_base, SPCR1);
	dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);

	if (irqst_spcr1 & RSYNC_ERR) {
		dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
			irqst_spcr1);
		/* Writing zero to RSYNC_ERR clears the IRQ */
		OMAP_MCBSP_WRITE(mcbsp_rx->io_base, SPCR1,
			irqst_spcr1 & ~(RSYNC_ERR));
	} else {
		complete(&mcbsp_rx->tx_irq_completion);
	}
129

130 131 132 133 134
	return IRQ_HANDLED;
}

static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
{
135
	struct omap_mcbsp *mcbsp_dma_tx = data;
136

137 138
	dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
		OMAP_MCBSP_READ(mcbsp_dma_tx->io_base, SPCR2));
139 140 141 142 143 144 145 146 147 148

	/* We can free the channels */
	omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
	mcbsp_dma_tx->dma_tx_lch = -1;

	complete(&mcbsp_dma_tx->tx_dma_completion);
}

static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
{
149
	struct omap_mcbsp *mcbsp_dma_rx = data;
150

151 152
	dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
		OMAP_MCBSP_READ(mcbsp_dma_rx->io_base, SPCR2));
153 154 155 156 157 158 159 160 161 162 163 164 165 166

	/* We can free the channels */
	omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
	mcbsp_dma_rx->dma_rx_lch = -1;

	complete(&mcbsp_dma_rx->rx_dma_completion);
}

/*
 * omap_mcbsp_config simply write a config to the
 * appropriate McBSP.
 * You either call this function or set the McBSP registers
 * by yourself before calling omap_mcbsp_start().
 */
167
void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
168
{
169
	struct omap_mcbsp *mcbsp;
170
	void __iomem *io_base;
171

172 173 174 175
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
176
	mcbsp = id_to_mcbsp_ptr(id);
177

178 179 180
	io_base = mcbsp->io_base;
	dev_dbg(mcbsp->dev, "Configuring McBSP%d  phys_base: 0x%08lx\n",
			mcbsp->id, mcbsp->phys_base);
181 182 183 184 185 186 187 188 189 190 191 192 193

	/* We write the given config */
	OMAP_MCBSP_WRITE(io_base, SPCR2, config->spcr2);
	OMAP_MCBSP_WRITE(io_base, SPCR1, config->spcr1);
	OMAP_MCBSP_WRITE(io_base, RCR2, config->rcr2);
	OMAP_MCBSP_WRITE(io_base, RCR1, config->rcr1);
	OMAP_MCBSP_WRITE(io_base, XCR2, config->xcr2);
	OMAP_MCBSP_WRITE(io_base, XCR1, config->xcr1);
	OMAP_MCBSP_WRITE(io_base, SRGR2, config->srgr2);
	OMAP_MCBSP_WRITE(io_base, SRGR1, config->srgr1);
	OMAP_MCBSP_WRITE(io_base, MCR2, config->mcr2);
	OMAP_MCBSP_WRITE(io_base, MCR1, config->mcr1);
	OMAP_MCBSP_WRITE(io_base, PCR0, config->pcr0);
S
Syed Rafiuddin 已提交
194
	if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
195 196 197
		OMAP_MCBSP_WRITE(io_base, XCCR, config->xccr);
		OMAP_MCBSP_WRITE(io_base, RCCR, config->rccr);
	}
198
}
199
EXPORT_SYMBOL(omap_mcbsp_config);
200

201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
#ifdef CONFIG_ARCH_OMAP34XX
/*
 * omap_mcbsp_set_tx_threshold configures how to deal
 * with transmit threshold. the threshold value and handler can be
 * configure in here.
 */
void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
{
	struct omap_mcbsp *mcbsp;
	void __iomem *io_base;

	if (!cpu_is_omap34xx())
		return;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
	mcbsp = id_to_mcbsp_ptr(id);
	io_base = mcbsp->io_base;

	OMAP_MCBSP_WRITE(io_base, THRSH2, threshold);
}
EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);

/*
 * omap_mcbsp_set_rx_threshold configures how to deal
 * with receive threshold. the threshold value and handler can be
 * configure in here.
 */
void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
{
	struct omap_mcbsp *mcbsp;
	void __iomem *io_base;

	if (!cpu_is_omap34xx())
		return;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return;
	}
	mcbsp = id_to_mcbsp_ptr(id);
	io_base = mcbsp->io_base;

	OMAP_MCBSP_WRITE(io_base, THRSH1, threshold);
}
EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284

/*
 * omap_mcbsp_get_max_tx_thres just return the current configured
 * maximum threshold for transmission
 */
u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->max_tx_thres;
}
EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);

/*
 * omap_mcbsp_get_max_rx_thres just return the current configured
 * maximum threshold for reception
 */
u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
{
	struct omap_mcbsp *mcbsp;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	return mcbsp->max_rx_thres;
}
EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305

/*
 * omap_mcbsp_get_dma_op_mode just return the current configured
 * operating mode for the mcbsp channel
 */
int omap_mcbsp_get_dma_op_mode(unsigned int id)
{
	struct omap_mcbsp *mcbsp;
	int dma_op_mode;

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
		return -ENODEV;
	}
	mcbsp = id_to_mcbsp_ptr(id);

	dma_op_mode = mcbsp->dma_op_mode;

	return dma_op_mode;
}
EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
E
Eero Nurkkala 已提交
306 307 308 309 310 311 312 313 314 315 316

static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
{
	/*
	 * Enable wakup behavior, smart idle and all wakeups
	 * REVISIT: some wakeups may be unnecessary
	 */
	if (cpu_is_omap34xx()) {
		u16 syscon;

		syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
317
		syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
318

319 320 321 322 323 324
		if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
			syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
					CLOCKACTIVITY(0x02));
			OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN,
					XRDYEN | RRDYEN);
		} else {
325
			syscon |= SIDLEMODE(0x01);
326
		}
327

E
Eero Nurkkala 已提交
328 329 330 331 332 333 334 335 336 337 338 339 340
		OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
	}
}

static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
{
	/*
	 * Disable wakup behavior, smart idle and all wakeups
	 */
	if (cpu_is_omap34xx()) {
		u16 syscon;

		syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
341
		syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
342 343 344 345 346 347 348 349 350
		/*
		 * HW bug workaround - If no_idle mode is taken, we need to
		 * go to smart_idle before going to always_idle, or the
		 * device will not hit retention anymore.
		 */
		syscon |= SIDLEMODE(0x02);
		OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);

		syscon &= ~(SIDLEMODE(0x03));
E
Eero Nurkkala 已提交
351 352
		OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);

353
		OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN, 0);
E
Eero Nurkkala 已提交
354 355 356 357 358
	}
}
#else
static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
359 360
#endif

361 362 363 364 365 366
/*
 * We can choose between IRQ based or polled IO.
 * This needs to be called before omap_mcbsp_request().
 */
int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
{
367 368
	struct omap_mcbsp *mcbsp;

369 370 371 372
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
373
	mcbsp = id_to_mcbsp_ptr(id);
374

375
	spin_lock(&mcbsp->lock);
376

377 378 379 380
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
		spin_unlock(&mcbsp->lock);
381 382 383
		return -EINVAL;
	}

384
	mcbsp->io_type = io_type;
385

386
	spin_unlock(&mcbsp->lock);
387 388 389

	return 0;
}
390
EXPORT_SYMBOL(omap_mcbsp_set_io_type);
391 392 393

int omap_mcbsp_request(unsigned int id)
{
394
	struct omap_mcbsp *mcbsp;
395 396
	int err;

397 398 399
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
400
	}
401
	mcbsp = id_to_mcbsp_ptr(id);
402

403 404 405 406 407
	spin_lock(&mcbsp->lock);
	if (!mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
			mcbsp->id);
		spin_unlock(&mcbsp->lock);
408
		return -EBUSY;
409 410
	}

411 412
	mcbsp->free = 0;
	spin_unlock(&mcbsp->lock);
413

414 415 416 417 418 419
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
		mcbsp->pdata->ops->request(id);

	clk_enable(mcbsp->iclk);
	clk_enable(mcbsp->fclk);

E
Eero Nurkkala 已提交
420 421 422
	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_request(mcbsp);

423 424 425 426 427 428 429
	/*
	 * Make sure that transmitter, receiver and sample-rate generator are
	 * not running before activating IRQs.
	 */
	OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR1, 0);
	OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR2, 0);

430
	if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
431
		/* We need to get IRQs here */
432
		init_completion(&mcbsp->tx_irq_completion);
433 434
		err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
					0, "McBSP", (void *)mcbsp);
435
		if (err != 0) {
436 437 438
			dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
					"for McBSP%d\n", mcbsp->tx_irq,
					mcbsp->id);
439
			goto error;
440
		}
441

442
		init_completion(&mcbsp->rx_irq_completion);
443 444
		err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
					0, "McBSP", (void *)mcbsp);
445
		if (err != 0) {
446 447 448
			dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
					"for McBSP%d\n", mcbsp->rx_irq,
					mcbsp->id);
449
			goto tx_irq;
450
		}
451 452 453
	}

	return 0;
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
tx_irq:
	free_irq(mcbsp->tx_irq, (void *)mcbsp);
error:
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
			mcbsp->pdata->ops->free(id);

	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_free(mcbsp);

	clk_disable(mcbsp->fclk);
	clk_disable(mcbsp->iclk);

	mcbsp->free = 1;

	return err;
469
}
470
EXPORT_SYMBOL(omap_mcbsp_request);
471 472 473

void omap_mcbsp_free(unsigned int id)
{
474 475
	struct omap_mcbsp *mcbsp;

476 477
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
478
		return;
479
	}
480
	mcbsp = id_to_mcbsp_ptr(id);
481

482 483
	if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
		mcbsp->pdata->ops->free(id);
484

E
Eero Nurkkala 已提交
485 486 487
	/* Do procedure specific to omap34xx arch, if applicable */
	omap34xx_mcbsp_free(mcbsp);

488 489 490 491 492 493 494 495
	clk_disable(mcbsp->fclk);
	clk_disable(mcbsp->iclk);

	if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
		/* Free IRQs */
		free_irq(mcbsp->rx_irq, (void *)mcbsp);
		free_irq(mcbsp->tx_irq, (void *)mcbsp);
	}
496

497 498 499 500 501
	spin_lock(&mcbsp->lock);
	if (mcbsp->free) {
		dev_err(mcbsp->dev, "McBSP%d was not reserved\n",
			mcbsp->id);
		spin_unlock(&mcbsp->lock);
502 503 504
		return;
	}

505 506
	mcbsp->free = 1;
	spin_unlock(&mcbsp->lock);
507
}
508
EXPORT_SYMBOL(omap_mcbsp_free);
509 510

/*
511 512 513
 * Here we start the McBSP, by enabling transmitter, receiver or both.
 * If no transmitter or receiver is active prior calling, then sample-rate
 * generator and frame sync are started.
514
 */
515
void omap_mcbsp_start(unsigned int id, int tx, int rx)
516
{
517
	struct omap_mcbsp *mcbsp;
518
	void __iomem *io_base;
519
	int idle;
520 521
	u16 w;

522 523
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
524
		return;
525
	}
526 527
	mcbsp = id_to_mcbsp_ptr(id);
	io_base = mcbsp->io_base;
528

529 530
	mcbsp->rx_word_length = (OMAP_MCBSP_READ(io_base, RCR1) >> 5) & 0x7;
	mcbsp->tx_word_length = (OMAP_MCBSP_READ(io_base, XCR1) >> 5) & 0x7;
531

532 533 534 535 536 537 538 539
	idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
		  OMAP_MCBSP_READ(io_base, SPCR1)) & 1);

	if (idle) {
		/* Start the sample generator */
		w = OMAP_MCBSP_READ(io_base, SPCR2);
		OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 6));
	}
540 541

	/* Enable transmitter and receiver */
542
	tx &= 1;
543
	w = OMAP_MCBSP_READ(io_base, SPCR2);
544
	OMAP_MCBSP_WRITE(io_base, SPCR2, w | tx);
545

546
	rx &= 1;
547
	w = OMAP_MCBSP_READ(io_base, SPCR1);
548
	OMAP_MCBSP_WRITE(io_base, SPCR1, w | rx);
549

550 551 552 553 554 555 556
	/*
	 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
	 * REVISIT: 100us may give enough time for two CLKSRG, however
	 * due to some unknown PM related, clock gating etc. reason it
	 * is now at 500us.
	 */
	udelay(500);
557

558 559 560 561 562
	if (idle) {
		/* Start frame sync */
		w = OMAP_MCBSP_READ(io_base, SPCR2);
		OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 7));
	}
563

564 565 566 567 568 569 570 571 572 573
	if (cpu_is_omap2430() || cpu_is_omap34xx()) {
		/* Release the transmitter and receiver */
		w = OMAP_MCBSP_READ(io_base, XCCR);
		w &= ~(tx ? XDISABLE : 0);
		OMAP_MCBSP_WRITE(io_base, XCCR, w);
		w = OMAP_MCBSP_READ(io_base, RCCR);
		w &= ~(rx ? RDISABLE : 0);
		OMAP_MCBSP_WRITE(io_base, RCCR, w);
	}

574 575 576
	/* Dump McBSP Regs */
	omap_mcbsp_dump_reg(id);
}
577
EXPORT_SYMBOL(omap_mcbsp_start);
578

579
void omap_mcbsp_stop(unsigned int id, int tx, int rx)
580
{
581
	struct omap_mcbsp *mcbsp;
582
	void __iomem *io_base;
583
	int idle;
584 585
	u16 w;

586 587
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
588
		return;
589
	}
590

591 592
	mcbsp = id_to_mcbsp_ptr(id);
	io_base = mcbsp->io_base;
593

594
	/* Reset transmitter */
595 596 597 598 599 600
	tx &= 1;
	if (cpu_is_omap2430() || cpu_is_omap34xx()) {
		w = OMAP_MCBSP_READ(io_base, XCCR);
		w |= (tx ? XDISABLE : 0);
		OMAP_MCBSP_WRITE(io_base, XCCR, w);
	}
601
	w = OMAP_MCBSP_READ(io_base, SPCR2);
602
	OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~tx);
603 604

	/* Reset receiver */
605 606 607
	rx &= 1;
	if (cpu_is_omap2430() || cpu_is_omap34xx()) {
		w = OMAP_MCBSP_READ(io_base, RCCR);
608
		w |= (rx ? RDISABLE : 0);
609 610
		OMAP_MCBSP_WRITE(io_base, RCCR, w);
	}
611
	w = OMAP_MCBSP_READ(io_base, SPCR1);
612
	OMAP_MCBSP_WRITE(io_base, SPCR1, w & ~rx);
613

614 615 616 617 618 619 620 621
	idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
		  OMAP_MCBSP_READ(io_base, SPCR1)) & 1);

	if (idle) {
		/* Reset the sample rate generator */
		w = OMAP_MCBSP_READ(io_base, SPCR2);
		OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(1 << 6));
	}
622
}
623
EXPORT_SYMBOL(omap_mcbsp_stop);
624

625 626 627
/* polled mcbsp i/o operations */
int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
{
628
	struct omap_mcbsp *mcbsp;
629
	void __iomem *base;
630 631 632 633 634 635

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

636 637 638
	mcbsp = id_to_mcbsp_ptr(id);
	base = mcbsp->io_base;

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
	writew(buf, base + OMAP_MCBSP_REG_DXR1);
	/* if frame sync error - clear the error */
	if (readw(base + OMAP_MCBSP_REG_SPCR2) & XSYNC_ERR) {
		/* clear error */
		writew(readw(base + OMAP_MCBSP_REG_SPCR2) & (~XSYNC_ERR),
		       base + OMAP_MCBSP_REG_SPCR2);
		/* resend */
		return -1;
	} else {
		/* wait for transmit confirmation */
		int attemps = 0;
		while (!(readw(base + OMAP_MCBSP_REG_SPCR2) & XRDY)) {
			if (attemps++ > 1000) {
				writew(readw(base + OMAP_MCBSP_REG_SPCR2) &
				       (~XRST),
				       base + OMAP_MCBSP_REG_SPCR2);
				udelay(10);
				writew(readw(base + OMAP_MCBSP_REG_SPCR2) |
				       (XRST),
				       base + OMAP_MCBSP_REG_SPCR2);
				udelay(10);
660 661
				dev_err(mcbsp->dev, "Could not write to"
					" McBSP%d Register\n", mcbsp->id);
662 663 664 665
				return -2;
			}
		}
	}
666

667 668
	return 0;
}
669
EXPORT_SYMBOL(omap_mcbsp_pollwrite);
670

671
int omap_mcbsp_pollread(unsigned int id, u16 *buf)
672
{
673
	struct omap_mcbsp *mcbsp;
674
	void __iomem *base;
675 676 677 678 679

	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
680
	mcbsp = id_to_mcbsp_ptr(id);
681

682
	base = mcbsp->io_base;
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
	/* if frame sync error - clear the error */
	if (readw(base + OMAP_MCBSP_REG_SPCR1) & RSYNC_ERR) {
		/* clear error */
		writew(readw(base + OMAP_MCBSP_REG_SPCR1) & (~RSYNC_ERR),
		       base + OMAP_MCBSP_REG_SPCR1);
		/* resend */
		return -1;
	} else {
		/* wait for recieve confirmation */
		int attemps = 0;
		while (!(readw(base + OMAP_MCBSP_REG_SPCR1) & RRDY)) {
			if (attemps++ > 1000) {
				writew(readw(base + OMAP_MCBSP_REG_SPCR1) &
				       (~RRST),
				       base + OMAP_MCBSP_REG_SPCR1);
				udelay(10);
				writew(readw(base + OMAP_MCBSP_REG_SPCR1) |
				       (RRST),
				       base + OMAP_MCBSP_REG_SPCR1);
				udelay(10);
703 704
				dev_err(mcbsp->dev, "Could not read from"
					" McBSP%d Register\n", mcbsp->id);
705 706 707 708 709
				return -2;
			}
		}
	}
	*buf = readw(base + OMAP_MCBSP_REG_DRR1);
710

711 712
	return 0;
}
713
EXPORT_SYMBOL(omap_mcbsp_pollread);
714

715 716 717 718 719
/*
 * IRQ based word transmission.
 */
void omap_mcbsp_xmit_word(unsigned int id, u32 word)
{
720
	struct omap_mcbsp *mcbsp;
721
	void __iomem *io_base;
722
	omap_mcbsp_word_length word_length;
723

724 725
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
726
		return;
727
	}
728

729 730 731
	mcbsp = id_to_mcbsp_ptr(id);
	io_base = mcbsp->io_base;
	word_length = mcbsp->tx_word_length;
732

733
	wait_for_completion(&mcbsp->tx_irq_completion);
734 735 736 737 738

	if (word_length > OMAP_MCBSP_WORD_16)
		OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
	OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
}
739
EXPORT_SYMBOL(omap_mcbsp_xmit_word);
740 741 742

u32 omap_mcbsp_recv_word(unsigned int id)
{
743
	struct omap_mcbsp *mcbsp;
744
	void __iomem *io_base;
745
	u16 word_lsb, word_msb = 0;
746
	omap_mcbsp_word_length word_length;
747

748 749 750 751
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
752
	mcbsp = id_to_mcbsp_ptr(id);
753

754 755
	word_length = mcbsp->rx_word_length;
	io_base = mcbsp->io_base;
756

757
	wait_for_completion(&mcbsp->rx_irq_completion);
758 759 760 761 762 763 764

	if (word_length > OMAP_MCBSP_WORD_16)
		word_msb = OMAP_MCBSP_READ(io_base, DRR2);
	word_lsb = OMAP_MCBSP_READ(io_base, DRR1);

	return (word_lsb | (word_msb << 16));
}
765
EXPORT_SYMBOL(omap_mcbsp_recv_word);
766

767 768
int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
{
769
	struct omap_mcbsp *mcbsp;
770
	void __iomem *io_base;
771 772
	omap_mcbsp_word_length tx_word_length;
	omap_mcbsp_word_length rx_word_length;
773 774
	u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;

775 776 777 778
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
779 780 781 782
	mcbsp = id_to_mcbsp_ptr(id);
	io_base = mcbsp->io_base;
	tx_word_length = mcbsp->tx_word_length;
	rx_word_length = mcbsp->rx_word_length;
783

784 785 786 787 788 789 790 791 792 793 794 795 796
	if (tx_word_length != rx_word_length)
		return -EINVAL;

	/* First we wait for the transmitter to be ready */
	spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
	while (!(spcr2 & XRDY)) {
		spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
		if (attempts++ > 1000) {
			/* We must reset the transmitter */
			OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
			udelay(10);
			OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
			udelay(10);
797 798
			dev_err(mcbsp->dev, "McBSP%d transmitter not "
				"ready\n", mcbsp->id);
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
			return -EAGAIN;
		}
	}

	/* Now we can push the data */
	if (tx_word_length > OMAP_MCBSP_WORD_16)
		OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
	OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);

	/* We wait for the receiver to be ready */
	spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
	while (!(spcr1 & RRDY)) {
		spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
		if (attempts++ > 1000) {
			/* We must reset the receiver */
			OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
			udelay(10);
			OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
			udelay(10);
818 819
			dev_err(mcbsp->dev, "McBSP%d receiver not "
				"ready\n", mcbsp->id);
820 821 822 823 824 825 826 827 828 829 830
			return -EAGAIN;
		}
	}

	/* Receiver is ready, let's read the dummy data */
	if (rx_word_length > OMAP_MCBSP_WORD_16)
		word_msb = OMAP_MCBSP_READ(io_base, DRR2);
	word_lsb = OMAP_MCBSP_READ(io_base, DRR1);

	return 0;
}
831
EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
832

833
int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
834
{
835
	struct omap_mcbsp *mcbsp;
836 837
	u32 clock_word = 0;
	void __iomem *io_base;
838 839
	omap_mcbsp_word_length tx_word_length;
	omap_mcbsp_word_length rx_word_length;
840 841
	u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;

842 843 844 845 846
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}

847 848 849 850 851
	mcbsp = id_to_mcbsp_ptr(id);
	io_base = mcbsp->io_base;

	tx_word_length = mcbsp->tx_word_length;
	rx_word_length = mcbsp->rx_word_length;
852

853 854 855 856 857 858 859 860 861 862 863 864 865
	if (tx_word_length != rx_word_length)
		return -EINVAL;

	/* First we wait for the transmitter to be ready */
	spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
	while (!(spcr2 & XRDY)) {
		spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
		if (attempts++ > 1000) {
			/* We must reset the transmitter */
			OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
			udelay(10);
			OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
			udelay(10);
866 867
			dev_err(mcbsp->dev, "McBSP%d transmitter not "
				"ready\n", mcbsp->id);
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
			return -EAGAIN;
		}
	}

	/* We first need to enable the bus clock */
	if (tx_word_length > OMAP_MCBSP_WORD_16)
		OMAP_MCBSP_WRITE(io_base, DXR2, clock_word >> 16);
	OMAP_MCBSP_WRITE(io_base, DXR1, clock_word & 0xffff);

	/* We wait for the receiver to be ready */
	spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
	while (!(spcr1 & RRDY)) {
		spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
		if (attempts++ > 1000) {
			/* We must reset the receiver */
			OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
			udelay(10);
			OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
			udelay(10);
887 888
			dev_err(mcbsp->dev, "McBSP%d receiver not "
				"ready\n", mcbsp->id);
889 890 891 892 893 894 895 896 897 898 899 900 901
			return -EAGAIN;
		}
	}

	/* Receiver is ready, there is something for us */
	if (rx_word_length > OMAP_MCBSP_WORD_16)
		word_msb = OMAP_MCBSP_READ(io_base, DRR2);
	word_lsb = OMAP_MCBSP_READ(io_base, DRR1);

	word[0] = (word_lsb | (word_msb << 16));

	return 0;
}
902
EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
903

904 905 906 907 908 909 910
/*
 * Simple DMA based buffer rx/tx routines.
 * Nothing fancy, just a single buffer tx/rx through DMA.
 * The DMA resources are released once the transfer is done.
 * For anything fancier, you should use your own customized DMA
 * routines and callbacks.
 */
911 912
int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
				unsigned int length)
913
{
914
	struct omap_mcbsp *mcbsp;
915
	int dma_tx_ch;
916 917 918
	int src_port = 0;
	int dest_port = 0;
	int sync_dev = 0;
919

920 921 922 923
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
924
	mcbsp = id_to_mcbsp_ptr(id);
925

926
	if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
927
				omap_mcbsp_tx_dma_callback,
928
				mcbsp,
929
				&dma_tx_ch)) {
930
		dev_err(mcbsp->dev, " Unable to request DMA channel for "
931
				"McBSP%d TX. Trying IRQ based TX\n",
932
				mcbsp->id);
933 934
		return -EAGAIN;
	}
935
	mcbsp->dma_tx_lch = dma_tx_ch;
936

937
	dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
938
		dma_tx_ch);
939

940
	init_completion(&mcbsp->tx_dma_completion);
941

942 943 944 945
	if (cpu_class_is_omap1()) {
		src_port = OMAP_DMA_PORT_TIPB;
		dest_port = OMAP_DMA_PORT_EMIFF;
	}
946
	if (cpu_class_is_omap2())
947
		sync_dev = mcbsp->dma_tx_sync;
948

949
	omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
950 951
				     OMAP_DMA_DATA_TYPE_S16,
				     length >> 1, 1,
952
				     OMAP_DMA_SYNC_ELEMENT,
953
	 sync_dev, 0);
954

955
	omap_set_dma_dest_params(mcbsp->dma_tx_lch,
956
				 src_port,
957
				 OMAP_DMA_AMODE_CONSTANT,
958
				 mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
959
				 0, 0);
960

961
	omap_set_dma_src_params(mcbsp->dma_tx_lch,
962
				dest_port,
963
				OMAP_DMA_AMODE_POST_INC,
964 965
				buffer,
				0, 0);
966

967 968
	omap_start_dma(mcbsp->dma_tx_lch);
	wait_for_completion(&mcbsp->tx_dma_completion);
969

970 971
	return 0;
}
972
EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
973

974 975
int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
				unsigned int length)
976
{
977
	struct omap_mcbsp *mcbsp;
978
	int dma_rx_ch;
979 980 981
	int src_port = 0;
	int dest_port = 0;
	int sync_dev = 0;
982

983 984 985 986
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
		return -ENODEV;
	}
987
	mcbsp = id_to_mcbsp_ptr(id);
988

989
	if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
990
				omap_mcbsp_rx_dma_callback,
991
				mcbsp,
992
				&dma_rx_ch)) {
993
		dev_err(mcbsp->dev, "Unable to request DMA channel for "
994
				"McBSP%d RX. Trying IRQ based RX\n",
995
				mcbsp->id);
996 997
		return -EAGAIN;
	}
998
	mcbsp->dma_rx_lch = dma_rx_ch;
999

1000
	dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
1001
		dma_rx_ch);
1002

1003
	init_completion(&mcbsp->rx_dma_completion);
1004

1005 1006 1007 1008
	if (cpu_class_is_omap1()) {
		src_port = OMAP_DMA_PORT_TIPB;
		dest_port = OMAP_DMA_PORT_EMIFF;
	}
1009
	if (cpu_class_is_omap2())
1010
		sync_dev = mcbsp->dma_rx_sync;
1011

1012
	omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
1013 1014 1015 1016
					OMAP_DMA_DATA_TYPE_S16,
					length >> 1, 1,
					OMAP_DMA_SYNC_ELEMENT,
					sync_dev, 0);
1017

1018
	omap_set_dma_src_params(mcbsp->dma_rx_lch,
1019
				src_port,
1020
				OMAP_DMA_AMODE_CONSTANT,
1021
				mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
1022
				0, 0);
1023

1024
	omap_set_dma_dest_params(mcbsp->dma_rx_lch,
1025 1026 1027 1028
					dest_port,
					OMAP_DMA_AMODE_POST_INC,
					buffer,
					0, 0);
1029

1030 1031
	omap_start_dma(mcbsp->dma_rx_lch);
	wait_for_completion(&mcbsp->rx_dma_completion);
1032

1033 1034
	return 0;
}
1035
EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
1036 1037 1038 1039 1040 1041 1042

/*
 * SPI wrapper.
 * Since SPI setup is much simpler than the generic McBSP one,
 * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
 * Once this is done, you can call omap_mcbsp_start().
 */
1043 1044
void omap_mcbsp_set_spi_mode(unsigned int id,
				const struct omap_mcbsp_spi_cfg *spi_cfg)
1045
{
1046
	struct omap_mcbsp *mcbsp;
1047 1048
	struct omap_mcbsp_reg_cfg mcbsp_cfg;

1049 1050
	if (!omap_mcbsp_check_valid_id(id)) {
		printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
1051
		return;
1052
	}
1053
	mcbsp = id_to_mcbsp_ptr(id);
1054 1055 1056 1057 1058 1059 1060

	memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));

	/* SPI has only one frame */
	mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
	mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));

1061
	/* Clock stop mode */
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
		mcbsp_cfg.spcr1 |= (1 << 12);
	else
		mcbsp_cfg.spcr1 |= (3 << 11);

	/* Set clock parities */
	if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
		mcbsp_cfg.pcr0 |= CLKRP;
	else
		mcbsp_cfg.pcr0 &= ~CLKRP;

	if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
		mcbsp_cfg.pcr0 &= ~CLKXP;
	else
		mcbsp_cfg.pcr0 |= CLKXP;

	/* Set SCLKME to 0 and CLKSM to 1 */
	mcbsp_cfg.pcr0 &= ~SCLKME;
	mcbsp_cfg.srgr2 |= CLKSM;

	/* Set FSXP */
	if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
		mcbsp_cfg.pcr0 &= ~FSXP;
	else
		mcbsp_cfg.pcr0 |= FSXP;

	if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
		mcbsp_cfg.pcr0 |= CLKXM;
1090
		mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
1091 1092 1093 1094
		mcbsp_cfg.pcr0 |= FSXM;
		mcbsp_cfg.srgr2 &= ~FSGM;
		mcbsp_cfg.xcr2 |= XDATDLY(1);
		mcbsp_cfg.rcr2 |= RDATDLY(1);
1095
	} else {
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
		mcbsp_cfg.pcr0 &= ~CLKXM;
		mcbsp_cfg.srgr1 |= CLKGDV(1);
		mcbsp_cfg.pcr0 &= ~FSXM;
		mcbsp_cfg.xcr2 &= ~XDATDLY(3);
		mcbsp_cfg.rcr2 &= ~RDATDLY(3);
	}

	mcbsp_cfg.xcr2 &= ~XPHASE;
	mcbsp_cfg.rcr2 &= ~RPHASE;

	omap_mcbsp_config(id, &mcbsp_cfg);
}
1108
EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
1109

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
#ifdef CONFIG_ARCH_OMAP34XX
#define max_thres(m)			(mcbsp->pdata->buffer_size)
#define valid_threshold(m, val)		((val) <= max_thres(m))
#define THRESHOLD_PROP_BUILDER(prop)					\
static ssize_t prop##_show(struct device *dev,				\
			struct device_attribute *attr, char *buf)	\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
									\
	return sprintf(buf, "%u\n", mcbsp->prop);			\
}									\
									\
static ssize_t prop##_store(struct device *dev,				\
				struct device_attribute *attr,		\
				const char *buf, size_t size)		\
{									\
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);		\
	unsigned long val;						\
	int status;							\
									\
	status = strict_strtoul(buf, 0, &val);				\
	if (status)							\
		return status;						\
									\
	if (!valid_threshold(mcbsp, val))				\
		return -EDOM;						\
									\
	mcbsp->prop = val;						\
	return size;							\
}									\
									\
static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);

THRESHOLD_PROP_BUILDER(max_tx_thres);
THRESHOLD_PROP_BUILDER(max_rx_thres);

1146 1147 1148 1149
static const char *dma_op_modes[] = {
	"element", "threshold", "frame",
};

1150 1151 1152 1153
static ssize_t dma_op_mode_show(struct device *dev,
			struct device_attribute *attr, char *buf)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1154 1155 1156
	int dma_op_mode, i = 0;
	ssize_t len = 0;
	const char * const *s;
1157 1158 1159

	dma_op_mode = mcbsp->dma_op_mode;

1160 1161 1162 1163 1164 1165 1166 1167 1168
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
		if (dma_op_mode == i)
			len += sprintf(buf + len, "[%s] ", *s);
		else
			len += sprintf(buf + len, "%s ", *s);
	}
	len += sprintf(buf + len, "\n");

	return len;
1169 1170 1171 1172 1173 1174 1175
}

static ssize_t dma_op_mode_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf, size_t size)
{
	struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
1176 1177
	const char * const *s;
	int i = 0;
1178

1179 1180 1181
	for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
		if (sysfs_streq(buf, *s))
			break;
1182

1183 1184
	if (i == ARRAY_SIZE(dma_op_modes))
		return -EINVAL;
1185

1186
	spin_lock_irq(&mcbsp->lock);
1187 1188 1189 1190
	if (!mcbsp->free) {
		size = -EBUSY;
		goto unlock;
	}
1191
	mcbsp->dma_op_mode = i;
1192 1193 1194 1195 1196 1197 1198 1199 1200

unlock:
	spin_unlock_irq(&mcbsp->lock);

	return size;
}

static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);

1201
static const struct attribute *additional_attrs[] = {
1202 1203
	&dev_attr_max_tx_thres.attr,
	&dev_attr_max_rx_thres.attr,
1204
	&dev_attr_dma_op_mode.attr,
1205 1206 1207
	NULL,
};

1208 1209
static const struct attribute_group additional_attr_group = {
	.attrs = (struct attribute **)additional_attrs,
1210 1211
};

1212
static inline int __devinit omap_additional_add(struct device *dev)
1213
{
1214
	return sysfs_create_group(&dev->kobj, &additional_attr_group);
1215 1216
}

1217
static inline void __devexit omap_additional_remove(struct device *dev)
1218
{
1219
	sysfs_remove_group(&dev->kobj, &additional_attr_group);
1220 1221 1222 1223
}

static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
{
1224
	mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
1225 1226 1227
	if (cpu_is_omap34xx()) {
		mcbsp->max_tx_thres = max_thres(mcbsp);
		mcbsp->max_rx_thres = max_thres(mcbsp);
1228 1229 1230 1231
		/*
		 * REVISIT: Set dmap_op_mode to THRESHOLD as default
		 * for mcbsp2 instances.
		 */
1232
		if (omap_additional_add(mcbsp->dev))
1233
			dev_warn(mcbsp->dev,
1234
				"Unable to create additional controls\n");
1235 1236 1237 1238 1239 1240 1241 1242 1243
	} else {
		mcbsp->max_tx_thres = -EINVAL;
		mcbsp->max_rx_thres = -EINVAL;
	}
}

static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
{
	if (cpu_is_omap34xx())
1244
		omap_additional_remove(mcbsp->dev);
1245 1246 1247 1248 1249 1250
}
#else
static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
#endif /* CONFIG_ARCH_OMAP34XX */

1251 1252 1253 1254
/*
 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
 * 730 has only 2 McBSP, and both of them are MPU peripherals.
 */
1255
static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
1256 1257
{
	struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
1258
	struct omap_mcbsp *mcbsp;
1259 1260
	int id = pdev->id - 1;
	int ret = 0;
1261

1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (!pdata) {
		dev_err(&pdev->dev, "McBSP device initialized without"
				"platform data\n");
		ret = -EINVAL;
		goto exit;
	}

	dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);

1271
	if (id >= omap_mcbsp_count) {
1272 1273 1274 1275 1276
		dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
		ret = -EINVAL;
		goto exit;
	}

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
	if (!mcbsp) {
		ret = -ENOMEM;
		goto exit;
	}

	spin_lock_init(&mcbsp->lock);
	mcbsp->id = id + 1;
	mcbsp->free = 1;
	mcbsp->dma_tx_lch = -1;
	mcbsp->dma_rx_lch = -1;
1288

1289 1290 1291
	mcbsp->phys_base = pdata->phys_base;
	mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
	if (!mcbsp->io_base) {
1292 1293 1294 1295
		ret = -ENOMEM;
		goto err_ioremap;
	}

1296
	/* Default I/O is IRQ based */
1297 1298 1299 1300 1301
	mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
	mcbsp->tx_irq = pdata->tx_irq;
	mcbsp->rx_irq = pdata->rx_irq;
	mcbsp->dma_rx_sync = pdata->dma_rx_sync;
	mcbsp->dma_tx_sync = pdata->dma_tx_sync;
1302

1303 1304 1305 1306 1307 1308
	mcbsp->iclk = clk_get(&pdev->dev, "ick");
	if (IS_ERR(mcbsp->iclk)) {
		ret = PTR_ERR(mcbsp->iclk);
		dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
		goto err_iclk;
	}
1309

1310 1311 1312 1313 1314
	mcbsp->fclk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(mcbsp->fclk)) {
		ret = PTR_ERR(mcbsp->fclk);
		dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
		goto err_fclk;
1315 1316
	}

1317 1318
	mcbsp->pdata = pdata;
	mcbsp->dev = &pdev->dev;
1319
	mcbsp_ptr[id] = mcbsp;
1320
	platform_set_drvdata(pdev, mcbsp);
1321 1322 1323 1324

	/* Initialize mcbsp properties for OMAP34XX if needed / applicable */
	omap34xx_device_init(mcbsp);

1325
	return 0;
1326

1327 1328 1329
err_fclk:
	clk_put(mcbsp->iclk);
err_iclk:
1330
	iounmap(mcbsp->io_base);
1331
err_ioremap:
1332
	kfree(mcbsp);
1333 1334 1335
exit:
	return ret;
}
1336

1337
static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
1338
{
1339
	struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1340

1341 1342
	platform_set_drvdata(pdev, NULL);
	if (mcbsp) {
1343

1344 1345 1346
		if (mcbsp->pdata && mcbsp->pdata->ops &&
				mcbsp->pdata->ops->free)
			mcbsp->pdata->ops->free(mcbsp->id);
1347

1348 1349
		omap34xx_device_exit(mcbsp);

1350 1351 1352 1353
		clk_disable(mcbsp->fclk);
		clk_disable(mcbsp->iclk);
		clk_put(mcbsp->fclk);
		clk_put(mcbsp->iclk);
1354

1355 1356
		iounmap(mcbsp->io_base);

1357 1358
		mcbsp->fclk = NULL;
		mcbsp->iclk = NULL;
1359 1360
		mcbsp->free = 0;
		mcbsp->dev = NULL;
1361 1362 1363 1364 1365
	}

	return 0;
}

1366 1367
static struct platform_driver omap_mcbsp_driver = {
	.probe		= omap_mcbsp_probe,
1368
	.remove		= __devexit_p(omap_mcbsp_remove),
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	.driver		= {
		.name	= "omap-mcbsp",
	},
};

int __init omap_mcbsp_init(void)
{
	/* Register the McBSP driver */
	return platform_driver_register(&omap_mcbsp_driver);
}