irq.c 4.5 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-omap2/irq.c
3 4 5 6 7 8 9 10 11 12 13 14 15
 *
 * Interrupt handler for OMAP2 boards.
 *
 * Copyright (C) 2005 Nokia Corporation
 * Author: Paul Mundt <paul.mundt@nokia.com>
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License. See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/interrupt.h>
16
#include <linux/io.h>
17
#include <mach/hardware.h>
18 19
#include <asm/mach/irq.h>

20 21 22 23 24 25

/* selected INTC register offsets */

#define INTC_REVISION		0x0000
#define INTC_SYSCONFIG		0x0010
#define INTC_SYSSTATUS		0x0014
26
#define INTC_SIR		0x0040
27 28 29 30 31 32 33
#define INTC_CONTROL		0x0048
#define INTC_MIR_CLEAR0		0x0088
#define INTC_MIR_SET0		0x008c
#define INTC_PENDING_IRQ0	0x0098

/* Number of IRQ state bits in each MIR register */
#define IRQ_BITS_PER_REG	32
34 35 36 37 38 39 40 41

/*
 * OMAP2 has a number of different interrupt controllers, each interrupt
 * controller is identified as its own "bank". Register definitions are
 * fairly consistent for each bank, but not all registers are implemented
 * for each bank.. when in doubt, consult the TRM.
 */
static struct omap_irq_bank {
42
	void __iomem *base_reg;
43 44 45 46
	unsigned int nr_irqs;
} __attribute__ ((aligned(4))) irq_banks[] = {
	{
		/* MPU INTC */
47
		.base_reg	= 0,
48
		.nr_irqs	= 96,
49
	},
50 51
};

52 53 54 55 56 57 58 59 60 61 62 63
/* INTC bank register get/set */

static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg)
{
	__raw_writel(val, bank->base_reg + reg);
}

static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg)
{
	return __raw_readl(bank->base_reg + reg);
}

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
static int previous_irq;

/*
 * On 34xx we can get occasional spurious interrupts if the ack from
 * an interrupt handler does not get posted before we unmask. Warn about
 * the interrupt handlers that need to flush posted writes.
 */
static int omap_check_spurious(unsigned int irq)
{
	u32 sir, spurious;

	sir = intc_bank_read_reg(&irq_banks[0], INTC_SIR);
	spurious = sir >> 6;

	if (spurious > 1) {
		printk(KERN_WARNING "Spurious irq %i: 0x%08x, please flush "
					"posted write for irq %i\n",
					irq, sir, previous_irq);
		return spurious;
	}

	return 0;
}

88 89 90
/* XXX: FIQ and additional INTC support (only MPU at the moment) */
static void omap_ack_irq(unsigned int irq)
{
91
	intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL);
92 93 94 95
}

static void omap_mask_irq(unsigned int irq)
{
96
	int offset = irq & (~(IRQ_BITS_PER_REG - 1));
97

98 99 100 101 102 103 104 105 106 107 108 109 110 111
	if (cpu_is_omap34xx()) {
		int spurious = 0;

		/*
		 * INT_34XX_GPT12_IRQ is also the spurious irq. Maybe because
		 * it is the highest irq number?
		 */
		if (irq == INT_34XX_GPT12_IRQ)
			spurious = omap_check_spurious(irq);

		if (!spurious)
			previous_irq = irq;
	}

112
	irq &= (IRQ_BITS_PER_REG - 1);
113

114
	intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_SET0 + offset);
115 116 117 118
}

static void omap_unmask_irq(unsigned int irq)
{
119
	int offset = irq & (~(IRQ_BITS_PER_REG - 1));
120

121
	irq &= (IRQ_BITS_PER_REG - 1);
122

123
	intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_CLEAR0 + offset);
124 125 126 127 128 129 130 131
}

static void omap_mask_ack_irq(unsigned int irq)
{
	omap_mask_irq(irq);
	omap_ack_irq(irq);
}

132 133
static struct irq_chip omap_irq_chip = {
	.name	= "INTC",
134 135 136
	.ack	= omap_mask_ack_irq,
	.mask	= omap_mask_irq,
	.unmask	= omap_unmask_irq,
137
	.disable = omap_mask_irq,
138 139 140 141 142 143
};

static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank)
{
	unsigned long tmp;

144
	tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff;
145
	printk(KERN_INFO "IRQ: Found an INTC at 0x%p "
146 147 148
			 "(revision %ld.%ld) with %d interrupts\n",
			 bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs);

149
	tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG);
150
	tmp |= 1 << 1;	/* soft reset */
151
	intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG);
152

153
	while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1))
154
		/* Wait for reset to complete */;
155 156

	/* Enable autoidle */
157
	intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG);
158 159 160 161
}

void __init omap_init_irq(void)
{
162
	unsigned long nr_of_irqs = 0;
163 164 165 166 167 168
	unsigned int nr_banks = 0;
	int i;

	for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
		struct omap_irq_bank *bank = irq_banks + i;

169
		if (cpu_is_omap24xx())
170
			bank->base_reg = OMAP2_IO_ADDRESS(OMAP24XX_IC_BASE);
171 172
		else if (cpu_is_omap34xx())
			bank->base_reg = OMAP2_IO_ADDRESS(OMAP34XX_IC_BASE);
173

174 175
		omap_irq_bank_init_one(bank);

176
		nr_of_irqs += bank->nr_irqs;
177 178 179 180
		nr_banks++;
	}

	printk(KERN_INFO "Total of %ld interrupts on %d active controller%s\n",
181
	       nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : "");
182

183
	for (i = 0; i < nr_of_irqs; i++) {
184
		set_irq_chip(i, &omap_irq_chip);
185
		set_irq_handler(i, handle_level_irq);
186 187 188 189
		set_irq_flags(i, IRQF_VALID);
	}
}