irq-stm32-exti.c 7.8 KB
Newer Older
B
Benjamin Gaignard 已提交
1
// SPDX-License-Identifier: GPL-2.0
2 3
/*
 * Copyright (C) Maxime Coquelin 2015
B
Benjamin Gaignard 已提交
4
 * Copyright (C) STMicroelectronics 2017
5 6 7 8 9 10 11 12 13 14 15 16 17
 * Author:  Maxime Coquelin <mcoquelin.stm32@gmail.com>
 */

#include <linux/bitops.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/irqchip.h>
#include <linux/irqchip/chained_irq.h>
#include <linux/irqdomain.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>

18 19 20 21 22 23 24 25
#define IRQS_PER_BANK 32

struct stm32_exti_bank {
	u32 imr_ofst;
	u32 emr_ofst;
	u32 rtsr_ofst;
	u32 ftsr_ofst;
	u32 swier_ofst;
26 27
	u32 rpr_ofst;
	u32 fpr_ofst;
28 29
};

30 31
#define UNDEF_REG ~0

32 33 34 35 36 37
static const struct stm32_exti_bank stm32f4xx_exti_b1 = {
	.imr_ofst	= 0x00,
	.emr_ofst	= 0x04,
	.rtsr_ofst	= 0x08,
	.ftsr_ofst	= 0x0C,
	.swier_ofst	= 0x10,
38 39
	.rpr_ofst	= 0x14,
	.fpr_ofst	= UNDEF_REG,
40 41 42 43 44 45
};

static const struct stm32_exti_bank *stm32f4xx_exti_banks[] = {
	&stm32f4xx_exti_b1,
};

L
Ludovic Barre 已提交
46 47 48 49 50 51
static const struct stm32_exti_bank stm32h7xx_exti_b1 = {
	.imr_ofst	= 0x80,
	.emr_ofst	= 0x84,
	.rtsr_ofst	= 0x00,
	.ftsr_ofst	= 0x04,
	.swier_ofst	= 0x08,
52 53
	.rpr_ofst	= 0x88,
	.fpr_ofst	= UNDEF_REG,
L
Ludovic Barre 已提交
54 55 56 57 58 59 60 61
};

static const struct stm32_exti_bank stm32h7xx_exti_b2 = {
	.imr_ofst	= 0x90,
	.emr_ofst	= 0x94,
	.rtsr_ofst	= 0x20,
	.ftsr_ofst	= 0x24,
	.swier_ofst	= 0x28,
62 63
	.rpr_ofst	= 0x98,
	.fpr_ofst	= UNDEF_REG,
L
Ludovic Barre 已提交
64 65 66 67 68 69 70 71
};

static const struct stm32_exti_bank stm32h7xx_exti_b3 = {
	.imr_ofst	= 0xA0,
	.emr_ofst	= 0xA4,
	.rtsr_ofst	= 0x40,
	.ftsr_ofst	= 0x44,
	.swier_ofst	= 0x48,
72 73
	.rpr_ofst	= 0xA8,
	.fpr_ofst	= UNDEF_REG,
L
Ludovic Barre 已提交
74 75 76 77 78 79 80 81
};

static const struct stm32_exti_bank *stm32h7xx_exti_banks[] = {
	&stm32h7xx_exti_b1,
	&stm32h7xx_exti_b2,
	&stm32h7xx_exti_b3,
};

82 83 84
static unsigned long stm32_exti_pending(struct irq_chip_generic *gc)
{
	const struct stm32_exti_bank *stm32_bank = gc->private;
85 86 87 88 89
	unsigned long pending;

	pending = irq_reg_readl(gc, stm32_bank->rpr_ofst);
	if (stm32_bank->fpr_ofst != UNDEF_REG)
		pending |= irq_reg_readl(gc, stm32_bank->fpr_ofst);
90

91
	return pending;
92 93
}

94 95 96 97
static void stm32_irq_handler(struct irq_desc *desc)
{
	struct irq_domain *domain = irq_desc_get_handler_data(desc);
	struct irq_chip *chip = irq_desc_get_chip(desc);
98 99
	unsigned int virq, nbanks = domain->gc->num_chips;
	struct irq_chip_generic *gc;
100
	unsigned long pending;
101
	int n, i, irq_base = 0;
102 103 104

	chained_irq_enter(chip, desc);

105 106 107 108 109 110 111 112
	for (i = 0; i < nbanks; i++, irq_base += IRQS_PER_BANK) {
		gc = irq_get_domain_generic_chip(domain, irq_base);

		while ((pending = stm32_exti_pending(gc))) {
			for_each_set_bit(n, &pending, IRQS_PER_BANK) {
				virq = irq_find_mapping(domain, irq_base + n);
				generic_handle_irq(virq);
			}
113 114 115 116 117 118 119 120 121
		}
	}

	chained_irq_exit(chip, desc);
}

static int stm32_irq_set_type(struct irq_data *data, unsigned int type)
{
	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
122 123
	const struct stm32_exti_bank *stm32_bank = gc->private;
	int pin = data->hwirq % IRQS_PER_BANK;
124 125 126 127
	u32 rtsr, ftsr;

	irq_gc_lock(gc);

128 129
	rtsr = irq_reg_readl(gc, stm32_bank->rtsr_ofst);
	ftsr = irq_reg_readl(gc, stm32_bank->ftsr_ofst);
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148

	switch (type) {
	case IRQ_TYPE_EDGE_RISING:
		rtsr |= BIT(pin);
		ftsr &= ~BIT(pin);
		break;
	case IRQ_TYPE_EDGE_FALLING:
		rtsr &= ~BIT(pin);
		ftsr |= BIT(pin);
		break;
	case IRQ_TYPE_EDGE_BOTH:
		rtsr |= BIT(pin);
		ftsr |= BIT(pin);
		break;
	default:
		irq_gc_unlock(gc);
		return -EINVAL;
	}

149 150
	irq_reg_writel(gc, rtsr, stm32_bank->rtsr_ofst);
	irq_reg_writel(gc, ftsr, stm32_bank->ftsr_ofst);
151 152 153 154 155 156 157 158 159

	irq_gc_unlock(gc);

	return 0;
}

static int stm32_irq_set_wake(struct irq_data *data, unsigned int on)
{
	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
160 161
	const struct stm32_exti_bank *stm32_bank = gc->private;
	int pin = data->hwirq % IRQS_PER_BANK;
162
	u32 imr;
163 164 165

	irq_gc_lock(gc);

166
	imr = irq_reg_readl(gc, stm32_bank->imr_ofst);
167
	if (on)
168
		imr |= BIT(pin);
169
	else
170 171
		imr &= ~BIT(pin);
	irq_reg_writel(gc, imr, stm32_bank->imr_ofst);
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198

	irq_gc_unlock(gc);

	return 0;
}

static int stm32_exti_alloc(struct irq_domain *d, unsigned int virq,
			    unsigned int nr_irqs, void *data)
{
	struct irq_fwspec *fwspec = data;
	irq_hw_number_t hwirq;

	hwirq = fwspec->param[0];

	irq_map_generic_chip(d, virq, hwirq);

	return 0;
}

static void stm32_exti_free(struct irq_domain *d, unsigned int virq,
			    unsigned int nr_irqs)
{
	struct irq_data *data = irq_domain_get_irq_data(d, virq);

	irq_domain_reset_irq_data(data);
}

L
Ludovic Barre 已提交
199
static const struct irq_domain_ops irq_exti_domain_ops = {
200 201 202 203 204
	.map	= irq_map_generic_chip,
	.alloc  = stm32_exti_alloc,
	.free	= stm32_exti_free,
};

205 206 207 208 209 210 211 212 213 214 215 216 217 218
static void stm32_irq_ack(struct irq_data *d)
{
	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
	const struct stm32_exti_bank *stm32_bank = gc->private;

	irq_gc_lock(gc);

	irq_reg_writel(gc, d->mask, stm32_bank->rpr_ofst);
	if (stm32_bank->fpr_ofst != UNDEF_REG)
		irq_reg_writel(gc, d->mask, stm32_bank->fpr_ofst);

	irq_gc_unlock(gc);
}

219 220 221
static int
__init stm32_exti_init(const struct stm32_exti_bank **stm32_exti_banks,
		       int bank_nr, struct device_node *node)
222 223 224 225 226 227 228 229 230
{
	unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
	int nr_irqs, nr_exti, ret, i;
	struct irq_chip_generic *gc;
	struct irq_domain *domain;
	void *base;

	base = of_iomap(node, 0);
	if (!base) {
231
		pr_err("%pOF: Unable to map registers\n", node);
232 233 234
		return -ENOMEM;
	}

235
	domain = irq_domain_add_linear(node, bank_nr * IRQS_PER_BANK,
236 237 238
				       &irq_exti_domain_ops, NULL);
	if (!domain) {
		pr_err("%s: Could not register interrupt domain.\n",
239
		       node->name);
240 241 242 243
		ret = -ENOMEM;
		goto out_unmap;
	}

244
	ret = irq_alloc_domain_generic_chips(domain, IRQS_PER_BANK, 1, "exti",
245 246
					     handle_edge_irq, clr, 0, 0);
	if (ret) {
247
		pr_err("%pOF: Could not allocate generic interrupt chip.\n",
L
Ludovic Barre 已提交
248
		       node);
249 250 251
		goto out_free_domain;
	}

252 253 254 255 256 257 258 259
	for (i = 0; i < bank_nr; i++) {
		const struct stm32_exti_bank *stm32_bank = stm32_exti_banks[i];
		u32 irqs_mask;

		gc = irq_get_domain_generic_chip(domain, i * IRQS_PER_BANK);

		gc->reg_base = base;
		gc->chip_types->type = IRQ_TYPE_EDGE_BOTH;
260
		gc->chip_types->chip.irq_ack = stm32_irq_ack;
261 262 263 264 265 266 267 268 269 270 271
		gc->chip_types->chip.irq_mask = irq_gc_mask_clr_bit;
		gc->chip_types->chip.irq_unmask = irq_gc_mask_set_bit;
		gc->chip_types->chip.irq_set_type = stm32_irq_set_type;
		gc->chip_types->chip.irq_set_wake = stm32_irq_set_wake;
		gc->chip_types->regs.mask = stm32_bank->imr_ofst;
		gc->private = (void *)stm32_bank;

		/* Determine number of irqs supported */
		writel_relaxed(~0UL, base + stm32_bank->rtsr_ofst);
		irqs_mask = readl_relaxed(base + stm32_bank->rtsr_ofst);
		nr_exti = fls(readl_relaxed(base + stm32_bank->rtsr_ofst));
L
Ludovic Barre 已提交
272 273 274 275 276 277 278

		/*
		 * This IP has no reset, so after hot reboot we should
		 * clear registers to avoid residue
		 */
		writel_relaxed(0, base + stm32_bank->imr_ofst);
		writel_relaxed(0, base + stm32_bank->emr_ofst);
279
		writel_relaxed(0, base + stm32_bank->rtsr_ofst);
L
Ludovic Barre 已提交
280
		writel_relaxed(0, base + stm32_bank->ftsr_ofst);
281 282 283
		writel_relaxed(~0UL, base + stm32_bank->rpr_ofst);
		if (stm32_bank->fpr_ofst != UNDEF_REG)
			writel_relaxed(~0UL, base + stm32_bank->fpr_ofst);
284 285 286 287

		pr_info("%s: bank%d, External IRQs available:%#x\n",
			node->full_name, i, irqs_mask);
	}
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305

	nr_irqs = of_irq_count(node);
	for (i = 0; i < nr_irqs; i++) {
		unsigned int irq = irq_of_parse_and_map(node, i);

		irq_set_handler_data(irq, domain);
		irq_set_chained_handler(irq, stm32_irq_handler);
	}

	return 0;

out_free_domain:
	irq_domain_remove(domain);
out_unmap:
	iounmap(base);
	return ret;
}

306 307 308 309 310 311 312 313
static int __init stm32f4_exti_of_init(struct device_node *np,
				       struct device_node *parent)
{
	return stm32_exti_init(stm32f4xx_exti_banks,
			ARRAY_SIZE(stm32f4xx_exti_banks), np);
}

IRQCHIP_DECLARE(stm32f4_exti, "st,stm32-exti", stm32f4_exti_of_init);
L
Ludovic Barre 已提交
314 315 316 317 318 319 320 321 322

static int __init stm32h7_exti_of_init(struct device_node *np,
				       struct device_node *parent)
{
	return stm32_exti_init(stm32h7xx_exti_banks,
			ARRAY_SIZE(stm32h7xx_exti_banks), np);
}

IRQCHIP_DECLARE(stm32h7_exti, "st,stm32h7-exti", stm32h7_exti_of_init);