dma-mapping.h 6.3 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
S
Stephen Rothwell 已提交
2 3 4 5
 * Copyright (C) 2004 IBM
 *
 * Implements the generic device dma API for powerpc.
 * the pci and vio busses
L
Linus Torvalds 已提交
6
 */
S
Stephen Rothwell 已提交
7 8
#ifndef _ASM_DMA_MAPPING_H
#define _ASM_DMA_MAPPING_H
9 10 11 12 13 14 15
#ifdef __KERNEL__

#include <linux/types.h>
#include <linux/cache.h>
/* need struct page definitions */
#include <linux/mm.h>
#include <linux/scatterlist.h>
16
#include <linux/dma-attrs.h>
17
#include <linux/dma-debug.h>
18
#include <asm/io.h>
19
#include <asm/swiotlb.h>
20 21 22

#define DMA_ERROR_CODE		(~(dma_addr_t)0x0)

23 24 25 26 27 28 29
/* Some dma direct funcs must be visible for use in other dma_ops */
extern void *dma_direct_alloc_coherent(struct device *dev, size_t size,
				       dma_addr_t *dma_handle, gfp_t flag);
extern void dma_direct_free_coherent(struct device *dev, size_t size,
				     void *vaddr, dma_addr_t dma_handle);


30 31 32 33 34 35 36 37
#ifdef CONFIG_NOT_COHERENT_CACHE
/*
 * DMA-consistent mapping functions for PowerPCs that don't support
 * cache snooping.  These allocate/free a region of uncached mapped
 * memory space for use with DMA devices.  Alternatively, you could
 * allocate the space "normally" and use the cache management functions
 * to ensure it is consistent.
 */
38 39 40
struct device;
extern void *__dma_alloc_coherent(struct device *dev, size_t size,
				  dma_addr_t *handle, gfp_t gfp);
41 42 43 44 45 46 47 48 49 50
extern void __dma_free_coherent(size_t size, void *vaddr);
extern void __dma_sync(void *vaddr, size_t size, int direction);
extern void __dma_sync_page(struct page *page, unsigned long offset,
				 size_t size, int direction);

#else /* ! CONFIG_NOT_COHERENT_CACHE */
/*
 * Cache coherent cores.
 */

51
#define __dma_alloc_coherent(dev, gfp, size, handle)	NULL
52 53 54 55 56 57
#define __dma_free_coherent(size, addr)		((void)0)
#define __dma_sync(addr, size, rw)		((void)0)
#define __dma_sync_page(pg, off, sz, rw)	((void)0)

#endif /* ! CONFIG_NOT_COHERENT_CACHE */

58 59 60 61 62 63 64 65
static inline unsigned long device_to_mask(struct device *dev)
{
	if (dev->dma_mask && *dev->dma_mask)
		return *dev->dma_mask;
	/* Assume devices without mask can take 32 bit addresses */
	return 0xfffffffful;
}

66 67 68 69
/*
 * Available generic sets of operations
 */
#ifdef CONFIG_PPC64
70
extern struct dma_map_ops dma_iommu_ops;
71
#endif
72
extern struct dma_map_ops dma_direct_ops;
73

74
static inline struct dma_map_ops *get_dma_ops(struct device *dev)
75 76 77 78 79 80
{
	/* We don't handle the NULL dev case for ISA for now. We could
	 * do it via an out of line call but it is not needed for now. The
	 * only ISA DMA device we support is the floppy and we have a hack
	 * in the floppy driver directly to get a device for us.
	 */
81
	if (unlikely(dev == NULL))
82
		return NULL;
83

84
	return dev->archdata.dma_ops;
85 86
}

87
static inline void set_dma_ops(struct device *dev, struct dma_map_ops *ops)
88 89
{
	dev->archdata.dma_ops = ops;
90 91
}

92 93 94 95 96 97 98 99
/*
 * get_dma_offset()
 *
 * Get the dma offset on configurations where the dma address can be determined
 * from the physical address by looking at a simple offset.  Direct dma and
 * swiotlb use this function, but it is typically not used by implementations
 * with an iommu.
 */
100
static inline dma_addr_t get_dma_offset(struct device *dev)
101 102
{
	if (dev)
103
		return dev->archdata.dma_data.dma_offset;
104 105 106 107

	return PCI_DRAM_OFFSET;
}

108 109 110 111 112 113
static inline void set_dma_offset(struct device *dev, dma_addr_t off)
{
	if (dev)
		dev->archdata.dma_data.dma_offset = off;
}

114 115 116 117 118
/* this will be removed soon */
#define flush_write_buffers()

#include <asm-generic/dma-mapping-common.h>

119 120
static inline int dma_supported(struct device *dev, u64 mask)
{
121
	struct dma_map_ops *dma_ops = get_dma_ops(dev);
122 123 124 125 126 127 128 129

	if (unlikely(dma_ops == NULL))
		return 0;
	if (dma_ops->dma_supported == NULL)
		return 1;
	return dma_ops->dma_supported(dev, mask);
}

130 131 132
/* We have our own implementation of pci_set_dma_mask() */
#define HAVE_ARCH_PCI_SET_DMA_MASK

133 134
static inline int dma_set_mask(struct device *dev, u64 dma_mask)
{
135
	struct dma_map_ops *dma_ops = get_dma_ops(dev);
136 137 138 139 140 141 142 143 144 145 146 147 148 149

	if (unlikely(dma_ops == NULL))
		return -EIO;
	if (dma_ops->set_dma_mask != NULL)
		return dma_ops->set_dma_mask(dev, dma_mask);
	if (!dev->dma_mask || !dma_supported(dev, dma_mask))
		return -EIO;
	*dev->dma_mask = dma_mask;
	return 0;
}

static inline void *dma_alloc_coherent(struct device *dev, size_t size,
				       dma_addr_t *dma_handle, gfp_t flag)
{
150
	struct dma_map_ops *dma_ops = get_dma_ops(dev);
151
	void *cpu_addr;
152 153

	BUG_ON(!dma_ops);
154 155 156 157 158 159

	cpu_addr = dma_ops->alloc_coherent(dev, size, dma_handle, flag);

	debug_dma_alloc_coherent(dev, size, *dma_handle, cpu_addr);

	return cpu_addr;
160 161 162 163 164
}

static inline void dma_free_coherent(struct device *dev, size_t size,
				     void *cpu_addr, dma_addr_t dma_handle)
{
165
	struct dma_map_ops *dma_ops = get_dma_ops(dev);
166 167

	BUG_ON(!dma_ops);
168 169 170

	debug_dma_free_coherent(dev, size, cpu_addr, dma_handle);

171 172 173
	dma_ops->free_coherent(dev, size, cpu_addr, dma_handle);
}

174
static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
S
Stephen Rothwell 已提交
175
{
176 177 178 179 180
	struct dma_map_ops *dma_ops = get_dma_ops(dev);

	if (dma_ops->mapping_error)
		return dma_ops->mapping_error(dev, dma_addr);

S
Stephen Rothwell 已提交
181 182 183 184 185 186 187
#ifdef CONFIG_PPC64
	return (dma_addr == DMA_ERROR_CODE);
#else
	return 0;
#endif
}

188 189
static inline bool dma_capable(struct device *dev, dma_addr_t addr, size_t size)
{
190 191
#ifdef CONFIG_SWIOTLB
	struct dev_archdata *sd = &dev->archdata;
192

193
	if (sd->max_direct_dma_addr && addr + size > sd->max_direct_dma_addr)
194
		return 0;
195
#endif
196 197 198 199 200 201 202

	if (!dev->dma_mask)
		return 0;

	return addr + size <= *dev->dma_mask;
}

203 204
static inline dma_addr_t phys_to_dma(struct device *dev, phys_addr_t paddr)
{
205
	return paddr + get_dma_offset(dev);
206 207 208 209
}

static inline phys_addr_t dma_to_phys(struct device *dev, dma_addr_t daddr)
{
210
	return daddr - get_dma_offset(dev);
211 212
}

L
Linus Torvalds 已提交
213 214 215
#define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
#define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
#ifdef CONFIG_NOT_COHERENT_CACHE
216
#define dma_is_consistent(d, h)	(0)
L
Linus Torvalds 已提交
217
#else
218
#define dma_is_consistent(d, h)	(1)
L
Linus Torvalds 已提交
219 220 221 222
#endif

static inline int dma_get_cache_alignment(void)
{
S
Stephen Rothwell 已提交
223 224 225
#ifdef CONFIG_PPC64
	/* no easy way to get cache size on all processors, so return
	 * the maximum possible, to be safe */
226
	return (1 << INTERNODE_CACHE_SHIFT);
S
Stephen Rothwell 已提交
227
#else
L
Linus Torvalds 已提交
228 229 230 231 232
	/*
	 * Each processor family will define its own L1_CACHE_SHIFT,
	 * L1_CACHE_BYTES wraps to this, so this is always safe.
	 */
	return L1_CACHE_BYTES;
S
Stephen Rothwell 已提交
233
#endif
L
Linus Torvalds 已提交
234 235
}

236
static inline void dma_cache_sync(struct device *dev, void *vaddr, size_t size,
S
Stephen Rothwell 已提交
237
		enum dma_data_direction direction)
L
Linus Torvalds 已提交
238
{
S
Stephen Rothwell 已提交
239
	BUG_ON(direction == DMA_NONE);
L
Linus Torvalds 已提交
240 241 242
	__dma_sync(vaddr, size, (int)direction);
}

243
#endif /* __KERNEL__ */
S
Stephen Rothwell 已提交
244
#endif	/* _ASM_DMA_MAPPING_H */