nouveau_bo.c 38.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <linux/dma-mapping.h>
31
#include <linux/swiotlb.h>
32

33
#include "nouveau_drm.h"
34
#include "nouveau_dma.h"
35
#include "nouveau_fence.h"
36

37 38 39
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
40

41 42 43 44 45
/*
 * NV10-NV40 tiling helpers
 */

static void
46 47
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
48
{
49
	struct nouveau_drm *drm = nouveau_drm(dev);
50
	int i = reg - drm->tile.reg;
51
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
52 53
	struct nouveau_fb_tile *tile = &pfb->tile.region[i];
	struct nouveau_engine *engine;
54

55
	nouveau_fence_unref(&reg->fence);
56 57

	if (tile->pitch)
58
		pfb->tile.fini(pfb, i, tile);
59 60

	if (pitch)
61
		pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
62

63
	pfb->tile.prog(pfb, i, tile);
64

65 66 67 68
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
		engine->tile_prog(engine, i);
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
		engine->tile_prog(engine, i);
69 70
}

71
static struct nouveau_drm_tile *
72 73
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
74
	struct nouveau_drm *drm = nouveau_drm(dev);
75
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
76

77
	spin_lock(&drm->tile.lock);
78 79 80 81 82 83 84

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

85
	spin_unlock(&drm->tile.lock);
86 87 88 89
	return tile;
}

static void
90
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
91
			struct fence *fence)
92
{
93
	struct nouveau_drm *drm = nouveau_drm(dev);
94 95

	if (tile) {
96
		spin_lock(&drm->tile.lock);
97
		tile->fence = (struct nouveau_fence *)fence_get(fence);
98
		tile->used = false;
99
		spin_unlock(&drm->tile.lock);
100 101 102
	}
}

103 104 105
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
106
{
107
	struct nouveau_drm *drm = nouveau_drm(dev);
108
	struct nouveau_fb *pfb = nvkm_fb(&drm->device);
109
	struct nouveau_drm_tile *tile, *found = NULL;
110 111
	int i;

112
	for (i = 0; i < pfb->tile.regions; i++) {
113 114 115 116 117 118
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

119
		} else if (tile && pfb->tile.region[i].pitch) {
120 121 122 123 124 125 126 127 128 129 130 131 132
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

133 134 135
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
136 137
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
138 139
	struct nouveau_bo *nvbo = nouveau_bo(bo);

140
	if (unlikely(nvbo->gem.filp))
141
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
142
	WARN_ON(nvbo->pin_refcnt > 0);
143
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
144 145 146
	kfree(nvbo);
}

147
static void
148
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
149
		       int *align, int *size)
150
{
151
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
152
	struct nvif_device *device = &drm->device;
153

154
	if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
155
		if (nvbo->tile_mode) {
156
			if (device->info.chipset >= 0x40) {
157
				*align = 65536;
158
				*size = roundup(*size, 64 * nvbo->tile_mode);
159

160
			} else if (device->info.chipset >= 0x30) {
161
				*align = 32768;
162
				*size = roundup(*size, 64 * nvbo->tile_mode);
163

164
			} else if (device->info.chipset >= 0x20) {
165
				*align = 16384;
166
				*size = roundup(*size, 64 * nvbo->tile_mode);
167

168
			} else if (device->info.chipset >= 0x10) {
169
				*align = 16384;
170
				*size = roundup(*size, 32 * nvbo->tile_mode);
171 172
			}
		}
173
	} else {
174 175
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
176 177
	}

178
	*size = roundup(*size, PAGE_SIZE);
179 180
}

181
int
182 183
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
184
	       struct sg_table *sg, struct reservation_object *robj,
185
	       struct nouveau_bo **pnvbo)
186
{
187
	struct nouveau_drm *drm = nouveau_drm(dev);
188
	struct nouveau_bo *nvbo;
189
	size_t acc_size;
190
	int ret;
D
Dave Airlie 已提交
191
	int type = ttm_bo_type_device;
192 193 194
	int lpg_shift = 12;
	int max_size;

195 196
	if (drm->client.vm)
		lpg_shift = drm->client.vm->vmm->lpg_shift;
197
	max_size = INT_MAX & ~((1 << lpg_shift) - 1);
198 199

	if (size <= 0 || size > max_size) {
200
		NV_WARN(drm, "skipped size %x\n", (u32)size);
201 202
		return -EINVAL;
	}
D
Dave Airlie 已提交
203 204 205

	if (sg)
		type = ttm_bo_type_sg;
206 207 208 209 210 211

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
212
	INIT_LIST_HEAD(&nvbo->vma_list);
213 214
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
215
	nvbo->bo.bdev = &drm->ttm.bdev;
216

217
	nvbo->page_shift = 12;
218
	if (drm->client.vm) {
219
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
220
			nvbo->page_shift = drm->client.vm->vmm->lpg_shift;
221 222 223
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
224 225
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
226

227
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
228 229
				       sizeof(struct nouveau_bo));

230
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
231
			  type, &nvbo->placement,
232
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
233
			  robj, nouveau_bo_del_ttm);
234 235 236 237 238 239 240 241 242
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

243
static void
244
set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
245 246 247 248
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
249
		pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
250
	if (type & TTM_PL_FLAG_TT)
251
		pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
252
	if (type & TTM_PL_FLAG_SYSTEM)
253
		pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
254 255
}

256 257 258
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
259
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
260
	u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
261
	unsigned i, fpfn, lpfn;
262

263
	if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
264
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
265
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
266 267 268 269 270 271 272
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
273 274
			fpfn = vram_pages / 2;
			lpfn = ~0;
275
		} else {
276 277 278 279 280 281 282 283 284 285
			fpfn = 0;
			lpfn = vram_pages / 2;
		}
		for (i = 0; i < nvbo->placement.num_placement; ++i) {
			nvbo->placements[i].fpfn = fpfn;
			nvbo->placements[i].lpfn = lpfn;
		}
		for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
			nvbo->busy_placements[i].fpfn = fpfn;
			nvbo->busy_placements[i].lpfn = lpfn;
286 287 288 289
		}
	}
}

290
void
291
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
292
{
293 294 295 296 297 298 299 300 301 302 303
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
304 305

	set_placement_range(nvbo, type);
306 307 308 309 310
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
311
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
312
	struct ttm_buffer_object *bo = &nvbo->bo;
313
	int ret;
314

315
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
316 317 318
	if (ret)
		goto out;

319
	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
320
		NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
321
			 1 << bo->mem.mem_type, memtype);
322 323
		ret = -EINVAL;
		goto out;
324 325 326 327 328
	}

	if (nvbo->pin_refcnt++)
		goto out;

329
	nouveau_bo_placement_set(nvbo, memtype, 0);
330

331
	ret = nouveau_bo_validate(nvbo, false, false);
332 333 334
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
335
			drm->gem.vram_available -= bo->mem.size;
336 337
			break;
		case TTM_PL_TT:
338
			drm->gem.gart_available -= bo->mem.size;
339 340 341 342 343 344
			break;
		default:
			break;
		}
	}
out:
345
	ttm_bo_unreserve(bo);
346 347 348 349 350 351
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
352
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
353
	struct ttm_buffer_object *bo = &nvbo->bo;
354
	int ret, ref;
355

356
	ret = ttm_bo_reserve(bo, false, false, false, NULL);
357 358 359
	if (ret)
		return ret;

360 361 362
	ref = --nvbo->pin_refcnt;
	WARN_ON_ONCE(ref < 0);
	if (ref)
363 364
		goto out;

365
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
366

367
	ret = nouveau_bo_validate(nvbo, false, false);
368 369 370
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
371
			drm->gem.vram_available += bo->mem.size;
372 373
			break;
		case TTM_PL_TT:
374
			drm->gem.gart_available += bo->mem.size;
375 376 377 378 379 380
			break;
		default:
			break;
		}
	}

381
out:
382 383 384 385 386 387 388 389 390
	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

391
	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, NULL);
392 393 394 395 396 397 398 399 400 401 402
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
403 404
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
405 406
}

407 408
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
409
		    bool no_wait_gpu)
410 411 412
{
	int ret;

413 414
	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
			      interruptible, no_wait_gpu);
415 416 417 418 419 420
	if (ret)
		return ret;

	return 0;
}

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

469
static struct ttm_tt *
470 471
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
472
{
473
#if __OS_HAS_AGP
474 475
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
476

477 478 479
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
480
	}
481
#endif
482

483
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
484 485 486 487 488 489 490 491 492 493 494 495 496
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
497
	struct nouveau_drm *drm = nouveau_bdev(bdev);
498 499 500 501 502 503 504 505

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
506 507 508 509 510 511
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
			     TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;

512
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
513
			/* Some BARs do not support being ioremapped WC */
514
			if (nvkm_bar(&drm->device)->iomap_uncached) {
515 516 517 518
				man->available_caching = TTM_PL_FLAG_UNCACHED;
				man->default_caching = TTM_PL_FLAG_UNCACHED;
			}

B
Ben Skeggs 已提交
519
			man->func = &nouveau_vram_manager;
520 521 522
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
523
			man->func = &ttm_bo_manager_func;
524
		}
525 526
		break;
	case TTM_PL_TT:
527
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
528
			man->func = &nouveau_gart_manager;
529
		else
530
		if (drm->agp.stat != ENABLED)
531
			man->func = &nv04_gart_manager;
532 533
		else
			man->func = &ttm_bo_manager_func;
534 535

		if (drm->agp.stat == ENABLED) {
536
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
537 538 539
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
540
		} else {
541 542 543 544 545
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
546

547 548 549 550 551 552 553 554 555 556 557 558 559
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
560
	case TTM_PL_VRAM:
561 562
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
563
		break;
564
	default:
565
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
566 567
		break;
	}
568 569

	*pl = nvbo->placement;
570 571 572
}


573 574 575 576 577 578
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
579
		OUT_RING  (chan, handle & 0x0000ffff);
580 581 582 583 584
		FIRE_RING (chan);
	}
	return ret;
}

585 586 587 588 589 590 591
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
592
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
593 594 595 596 597 598 599 600
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
601
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
602 603 604 605
	}
	return ret;
}

606 607 608 609 610 611 612 613 614 615 616
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
655 656 657 658
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
659 660 661
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
662 663 664 665 666 667 668 669 670 671 672
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

673
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
674 675
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
676
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
677 678 679 680 681 682
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
683
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
684 685 686 687 688 689 690 691 692 693
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

768 769 770
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
771
	int ret = RING_SPACE(chan, 6);
772
	if (ret == 0) {
773 774 775
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
776 777 778
		OUT_RING  (chan, chan->drm->ntfy.handle);
		OUT_RING  (chan, chan->vram.handle);
		OUT_RING  (chan, chan->vram.handle);
779 780 781 782 783
	}

	return ret;
}

784
static int
785 786
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
787
{
788
	struct nouveau_mem *node = old_mem->mm_node;
789
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
790 791
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
792 793
	int src_tiled = !!node->memtype;
	int dst_tiled = !!((struct nouveau_mem *)new_mem->mm_node)->memtype;
794 795
	int ret;

796 797 798
	while (length) {
		u32 amount, stride, height;

799 800 801 802
		ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
		if (ret)
			return ret;

803 804
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
805 806
		height  = amount / stride;

807
		if (src_tiled) {
808
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
809
			OUT_RING  (chan, 0);
810
			OUT_RING  (chan, 0);
811 812 813 814 815 816
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
817
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
818 819
			OUT_RING  (chan, 1);
		}
820
		if (dst_tiled) {
821
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
822
			OUT_RING  (chan, 0);
823
			OUT_RING  (chan, 0);
824 825 826 827 828 829
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
830
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
831 832 833
			OUT_RING  (chan, 1);
		}

834
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
835 836
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
837
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
838 839 840 841 842 843 844 845
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
846
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
847 848 849 850 851
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
852 853
	}

854 855 856
	return 0;
}

857 858 859
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
860
	int ret = RING_SPACE(chan, 4);
861
	if (ret == 0) {
862 863 864
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
865
		OUT_RING  (chan, chan->drm->ntfy.handle);
866 867 868 869 870
	}

	return ret;
}

871 872 873 874 875
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
876
		return NvDmaTT;
877
	return chan->vram.handle;
878 879
}

880 881 882 883
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
884 885
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
886 887 888 889 890 891 892
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

893
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
894 895 896
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

897 898 899 900 901 902 903
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
904

905
		BEGIN_NV04(chan, NvSubCopy,
906
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
907 908 909 910 911 912 913 914
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
915
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
916
		OUT_RING  (chan, 0);
917 918 919 920 921 922

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

923 924 925
	return 0;
}

926
static int
927 928
nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
		     struct ttm_mem_reg *mem)
929
{
930 931 932
	struct nouveau_mem *old_node = bo->mem.mm_node;
	struct nouveau_mem *new_node = mem->mm_node;
	u64 size = (u64)mem->num_pages << PAGE_SHIFT;
933 934
	int ret;

935
	ret = nouveau_vm_get(drm->client.vm, size, old_node->page_shift,
936
			     NV_MEM_ACCESS_RW, &old_node->vma[0]);
937 938 939
	if (ret)
		return ret;

940
	ret = nouveau_vm_get(drm->client.vm, size, new_node->page_shift,
941 942 943 944 945 946 947 948
			     NV_MEM_ACCESS_RW, &old_node->vma[1]);
	if (ret) {
		nouveau_vm_put(&old_node->vma[0]);
		return ret;
	}

	nouveau_vm_map(&old_node->vma[0], old_node);
	nouveau_vm_map(&old_node->vma[1], new_node);
949 950 951
	return 0;
}

952 953
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
954
		     bool no_wait_gpu, struct ttm_mem_reg *new_mem)
955
{
956
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
957
	struct nouveau_channel *chan = drm->ttm.chan;
958
	struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base);
959
	struct nouveau_fence *fence;
960 961
	int ret;

962 963 964
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
965
	 */
966
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
967
		ret = nouveau_bo_move_prep(drm, bo, new_mem);
968
		if (ret)
969
			return ret;
970 971
	}

972
	mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
973
	ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
974
	if (ret == 0) {
975 976 977 978
		ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
		if (ret == 0) {
			ret = nouveau_fence_new(chan, false, &fence);
			if (ret == 0) {
979 980
				ret = ttm_bo_move_accel_cleanup(bo,
								&fence->base,
981 982 983 984 985 986
								evict,
								no_wait_gpu,
								new_mem);
				nouveau_fence_unref(&fence);
			}
		}
987
	}
988
	mutex_unlock(&cli->mutex);
989
	return ret;
990 991
}

992
void
993
nouveau_bo_move_init(struct nouveau_drm *drm)
994 995 996
{
	static const struct {
		const char *name;
997
		int engine;
998 999 1000 1001 1002 1003
		u32 oclass;
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1004
		{  "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1005
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1006 1007 1008 1009 1010 1011 1012
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1013
		{},
1014
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1015 1016 1017 1018 1019
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1020
		struct nouveau_channel *chan;
1021

1022
		if (mthd->engine)
1023 1024 1025 1026 1027 1028
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

1029 1030 1031 1032
		ret = nvif_object_init(chan->object, NULL,
				       mthd->oclass | (mthd->engine << 16),
				       mthd->oclass, NULL, 0,
				       &drm->ttm.copy);
1033
		if (ret == 0) {
1034
			ret = mthd->init(chan, drm->ttm.copy.handle);
1035
			if (ret) {
1036
				nvif_object_fini(&drm->ttm.copy);
1037
				continue;
1038
			}
1039 1040

			drm->ttm.move = mthd->exec;
1041
			drm->ttm.chan = chan;
1042 1043
			name = mthd->name;
			break;
1044 1045 1046
		}
	} while ((++mthd)->exec);

1047
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1048 1049
}

1050 1051
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1052
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1053
{
1054 1055 1056 1057 1058
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1059 1060 1061 1062 1063
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1064
	placement.placement = placement.busy_placement = &placement_memtype;
1065 1066 1067

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1068
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1069 1070 1071 1072 1073 1074 1075
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1076
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
1077 1078 1079
	if (ret)
		goto out;

1080
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
1081
out:
1082
	ttm_bo_mem_put(bo, &tmp_mem);
1083 1084 1085 1086 1087
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1088
		      bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1089
{
1090 1091 1092 1093 1094
	struct ttm_place placement_memtype = {
		.fpfn = 0,
		.lpfn = 0,
		.flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
	};
1095 1096 1097 1098 1099
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.num_placement = placement.num_busy_placement = 1;
1100
	placement.placement = placement.busy_placement = &placement_memtype;
1101 1102 1103

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1104
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
1105 1106 1107
	if (ret)
		return ret;

1108
	ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
1109 1110 1111
	if (ret)
		goto out;

1112
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
1113 1114 1115 1116
	if (ret)
		goto out;

out:
1117
	ttm_bo_mem_put(bo, &tmp_mem);
1118 1119 1120
	return ret;
}

1121 1122 1123 1124
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1125 1126
	struct nouveau_vma *vma;

1127 1128 1129 1130
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1131
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1132 1133 1134
		if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
			      (new_mem->mem_type == TTM_PL_VRAM ||
			       nvbo->page_shift != vma->vm->vmm->lpg_shift)) {
1135 1136 1137 1138
			nouveau_vm_map(vma, new_mem->mm_node);
		} else {
			nouveau_vm_unmap(vma);
		}
1139 1140 1141
	}
}

1142
static int
1143
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1144
		   struct nouveau_drm_tile **new_tile)
1145
{
1146 1147
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1148
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1149
	u64 offset = new_mem->start << PAGE_SHIFT;
1150

1151 1152
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1153 1154
		return 0;

1155
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
1156
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1157 1158
						nvbo->tile_mode,
						nvbo->tile_flags);
1159 1160
	}

1161 1162 1163 1164 1165
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1166 1167
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1168
{
1169 1170
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1171
	struct fence *fence = reservation_object_get_excl(bo->resv);
1172

1173
	nv10_bo_put_tile_region(dev, *old_tile, fence);
1174
	*old_tile = new_tile;
1175 1176 1177 1178
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1179
		bool no_wait_gpu, struct ttm_mem_reg *new_mem)
1180
{
1181
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1182 1183
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1184
	struct nouveau_drm_tile *new_tile = NULL;
1185 1186
	int ret = 0;

1187
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1188 1189 1190 1191
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1192 1193

	/* Fake bo copy. */
1194 1195 1196 1197
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1198
		goto out;
1199 1200
	}

1201
	/* Hardware assisted copy. */
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
	if (drm->ttm.move) {
		if (new_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flipd(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else if (old_mem->mem_type == TTM_PL_SYSTEM)
			ret = nouveau_bo_move_flips(bo, evict, intr,
						    no_wait_gpu, new_mem);
		else
			ret = nouveau_bo_move_m2mf(bo, evict, intr,
						   no_wait_gpu, new_mem);
		if (!ret)
			goto out;
	}
1215 1216

	/* Fallback to software copy. */
1217 1218 1219
	ret = ttm_bo_wait(bo, true, intr, no_wait_gpu);
	if (ret == 0)
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
1220 1221

out:
1222
	if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
1223 1224 1225 1226 1227
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1228 1229

	return ret;
1230 1231 1232 1233 1234
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
1235 1236
	struct nouveau_bo *nvbo = nouveau_bo(bo);

1237
	return drm_vma_node_verify_access(&nvbo->gem.vma_node, filp);
1238 1239
}

1240 1241 1242 1243
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1244
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1245
	struct nouveau_mem *node = mem->mm_node;
1246
	int ret;
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1261
		if (drm->agp.stat == ENABLED) {
1262
			mem->bus.offset = mem->start << PAGE_SHIFT;
1263
			mem->bus.base = drm->agp.base;
1264
			mem->bus.is_iomem = !drm->dev->agp->cant_use_aperture;
1265 1266
		}
#endif
1267
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
1268 1269 1270
			/* untiled */
			break;
		/* fallthrough, tiled memory */
1271
	case TTM_PL_VRAM:
1272
		mem->bus.offset = mem->start << PAGE_SHIFT;
1273
		mem->bus.base = nv_device_resource_start(nvkm_device(&drm->device), 1);
1274
		mem->bus.is_iomem = true;
1275 1276
		if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
			struct nouveau_bar *bar = nvkm_bar(&drm->device);
1277

1278
			ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
1279 1280 1281
					&node->bar_vma);
			if (ret)
				return ret;
1282

1283
			mem->bus.offset = node->bar_vma.offset;
1284
		}
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1295
	struct nouveau_drm *drm = nouveau_bdev(bdev);
1296
	struct nouveau_bar *bar = nvkm_bar(&drm->device);
1297
	struct nouveau_mem *node = mem->mm_node;
1298

1299
	if (!node->bar_vma.node)
1300 1301
		return;

1302
	bar->unmap(bar, &node->bar_vma);
1303 1304 1305 1306 1307
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1308
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1309
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1310 1311
	struct nvif_device *device = &drm->device;
	u32 mappable = nv_device_resource_len(nvkm_device(device), 1) >> PAGE_SHIFT;
1312
	int i, ret;
1313 1314 1315 1316 1317

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1318
		if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
1319
		    !nouveau_bo_tile_layout(nvbo))
1320
			return 0;
1321 1322 1323 1324 1325 1326 1327 1328 1329

		if (bo->mem.mem_type == TTM_PL_SYSTEM) {
			nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);

			ret = nouveau_bo_validate(nvbo, false, false);
			if (ret)
				return ret;
		}
		return 0;
1330 1331 1332
	}

	/* make sure bo is in mappable vram */
1333
	if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
1334
	    bo->mem.start + bo->mem.num_pages < mappable)
1335 1336
		return 0;

1337 1338 1339 1340 1341 1342 1343 1344 1345
	for (i = 0; i < nvbo->placement.num_placement; ++i) {
		nvbo->placements[i].fpfn = 0;
		nvbo->placements[i].lpfn = mappable;
	}

	for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
		nvbo->busy_placements[i].fpfn = 0;
		nvbo->busy_placements[i].lpfn = mappable;
	}
1346

1347
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1348
	return nouveau_bo_validate(nvbo, false, false);
1349 1350
}

1351 1352 1353
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1354
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1355
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1356
	struct nouveau_device *device;
1357
	struct drm_device *dev;
1358
	struct device *pdev;
1359 1360
	unsigned i;
	int r;
D
Dave Airlie 已提交
1361
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1362 1363 1364 1365

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1366 1367 1368 1369 1370 1371 1372 1373
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1374
	drm = nouveau_bdev(ttm->bdev);
1375
	device = nvkm_device(&drm->device);
1376
	dev = drm->dev;
1377
	pdev = nv_device_base(device);
1378

J
Jerome Glisse 已提交
1379
#if __OS_HAS_AGP
1380
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1381 1382 1383 1384
		return ttm_agp_tt_populate(ttm);
	}
#endif

1385 1386
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1387
		return ttm_dma_populate((void *)ttm, dev->dev);
1388 1389 1390 1391 1392 1393 1394 1395 1396
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1397 1398 1399 1400 1401 1402
		dma_addr_t addr;

		addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
				    DMA_BIDIRECTIONAL);

		if (dma_mapping_error(pdev, addr)) {
1403
			while (--i) {
1404 1405
				dma_unmap_page(pdev, ttm_dma->dma_address[i],
					       PAGE_SIZE, DMA_BIDIRECTIONAL);
1406
				ttm_dma->dma_address[i] = 0;
1407 1408 1409 1410
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
1411 1412

		ttm_dma->dma_address[i] = addr;
1413 1414 1415 1416 1417 1418 1419
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1420
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1421
	struct nouveau_drm *drm;
A
Alexandre Courbot 已提交
1422
	struct nouveau_device *device;
1423
	struct drm_device *dev;
1424
	struct device *pdev;
1425
	unsigned i;
D
Dave Airlie 已提交
1426 1427 1428 1429
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1430

1431
	drm = nouveau_bdev(ttm->bdev);
1432
	device = nvkm_device(&drm->device);
1433
	dev = drm->dev;
1434
	pdev = nv_device_base(device);
1435

J
Jerome Glisse 已提交
1436
#if __OS_HAS_AGP
1437
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1438 1439 1440 1441 1442
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1443 1444
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1445
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1446 1447 1448 1449 1450
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1451
		if (ttm_dma->dma_address[i]) {
1452 1453
			dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
				       DMA_BIDIRECTIONAL);
1454 1455 1456 1457 1458 1459
		}
	}

	ttm_pool_unpopulate(ttm);
}

1460
void
1461
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
1462
{
1463
	struct reservation_object *resv = nvbo->bo.resv;
1464

1465 1466 1467 1468
	if (exclusive)
		reservation_object_add_excl_fence(resv, &fence->base);
	else if (fence)
		reservation_object_add_shared_fence(resv, &fence->base);
1469 1470
}

1471
struct ttm_bo_driver nouveau_bo_driver = {
1472
	.ttm_tt_create = &nouveau_ttm_tt_create,
1473 1474
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1475 1476 1477
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1478
	.move_notify = nouveau_bo_move_ntfy,
1479 1480
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1481 1482 1483
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1484 1485
};

1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

1510 1511 1512
	if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
	    (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
	     nvbo->page_shift != vma->vm->vmm->lpg_shift))
1513 1514 1515
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);

	list_add_tail(&vma->head, &nvbo->vma_list);
1516
	vma->refcount = 1;
1517 1518 1519 1520 1521 1522 1523
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
1524
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
1525 1526 1527 1528 1529
			nouveau_vm_unmap(vma);
		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}