cpu-imx5.c 2.9 KB
Newer Older
1
/*
2
 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 *
 * This file contains the CPU initialization code.
 */

#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/init.h>
17
#include <linux/module.h>
18
#include <mach/hardware.h>
19
#include <linux/io.h>
20

21
static int mx5_cpu_rev = -1;
22

23
#define IIM_SREV 0x24
24
#define MX50_HW_ADADIG_DIGPROG	0xB0
25

26
static int get_mx51_srev(void)
27
{
28 29
	void __iomem *iim_base = MX51_IO_ADDRESS(MX51_IIM_BASE_ADDR);
	u32 rev = readl(iim_base + IIM_SREV) & 0xff;
30

31 32
	switch (rev) {
	case 0x0:
33
		return IMX_CHIP_REVISION_2_0;
34
	case 0x10:
35
		return IMX_CHIP_REVISION_3_0;
36 37 38
	default:
		return IMX_CHIP_REVISION_UNKNOWN;
	}
39 40 41 42 43 44 45 46 47 48 49 50
}

/*
 * Returns:
 *	the silicon revision of the cpu
 *	-EINVAL - not a mx51
 */
int mx51_revision(void)
{
	if (!cpu_is_mx51())
		return -EINVAL;

51 52
	if (mx5_cpu_rev == -1)
		mx5_cpu_rev = get_mx51_srev();
53

54
	return mx5_cpu_rev;
55 56 57
}
EXPORT_SYMBOL(mx51_revision);

58 59 60 61 62 63 64 65 66
#ifdef CONFIG_NEON

/*
 * All versions of the silicon before Rev. 3 have broken NEON implementations.
 * Dependent on link order - so the assumption is that vfp_init is called
 * before us.
 */
static int __init mx51_neon_fixup(void)
{
67 68 69
	if (!cpu_is_mx51())
		return 0;

70 71
	if (mx51_revision() < IMX_CHIP_REVISION_3_0 &&
			(elf_hwcap & HWCAP_NEON)) {
72 73 74 75 76 77 78 79 80
		elf_hwcap &= ~HWCAP_NEON;
		pr_info("Turning off NEON support, detected broken NEON implementation\n");
	}
	return 0;
}

late_initcall(mx51_neon_fixup);
#endif

81 82 83 84 85
static int get_mx53_srev(void)
{
	void __iomem *iim_base = MX51_IO_ADDRESS(MX53_IIM_BASE_ADDR);
	u32 rev = readl(iim_base + IIM_SREV) & 0xff;

86 87
	switch (rev) {
	case 0x0:
88
		return IMX_CHIP_REVISION_1_0;
89
	case 0x2:
90
		return IMX_CHIP_REVISION_2_0;
91 92 93 94 95
	case 0x3:
		return IMX_CHIP_REVISION_2_1;
	default:
		return IMX_CHIP_REVISION_UNKNOWN;
	}
96 97
}

98 99 100 101 102 103 104 105 106 107
/*
 * Returns:
 *	the silicon revision of the cpu
 *	-EINVAL - not a mx53
 */
int mx53_revision(void)
{
	if (!cpu_is_mx53())
		return -EINVAL;

108 109
	if (mx5_cpu_rev == -1)
		mx5_cpu_rev = get_mx53_srev();
110

111
	return mx5_cpu_rev;
112 113 114
}
EXPORT_SYMBOL(mx53_revision);

115 116 117 118 119 120
static int get_mx50_srev(void)
{
	void __iomem *anatop = ioremap(MX50_ANATOP_BASE_ADDR, SZ_8K);
	u32 rev;

	if (!anatop) {
121
		mx5_cpu_rev = -EINVAL;
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
		return 0;
	}

	rev = readl(anatop + MX50_HW_ADADIG_DIGPROG);
	rev &= 0xff;

	iounmap(anatop);
	if (rev == 0x0)
		return IMX_CHIP_REVISION_1_0;
	else if (rev == 0x1)
		return IMX_CHIP_REVISION_1_1;
	return 0;
}

/*
 * Returns:
 *	the silicon revision of the cpu
 *	-EINVAL - not a mx50
 */
int mx50_revision(void)
{
	if (!cpu_is_mx50())
		return -EINVAL;

146 147
	if (mx5_cpu_rev == -1)
		mx5_cpu_rev = get_mx50_srev();
148

149
	return mx5_cpu_rev;
150 151
}
EXPORT_SYMBOL(mx50_revision);