davinci_wdt.c 6.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * drivers/char/watchdog/davinci_wdt.c
 *
 * Watchdog driver for DaVinci DM644x/DM646x processors
 *
 * Copyright (C) 2006 Texas Instruments.
 *
 * 2007 (c) MontaVista Software, Inc. This file is licensed under
 * the terms of the GNU General Public License version 2. This program
 * is licensed "as is" without any warranty of any kind, whether express
 * or implied.
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/fs.h>
#include <linux/miscdevice.h>
#include <linux/watchdog.h>
#include <linux/init.h>
#include <linux/bitops.h>
#include <linux/platform_device.h>
#include <linux/spinlock.h>
25 26
#include <linux/uaccess.h>
#include <linux/io.h>
27
#include <linux/device.h>
28
#include <linux/clk.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64

#define MODULE_NAME "DAVINCI-WDT: "

#define DEFAULT_HEARTBEAT 60
#define MAX_HEARTBEAT     600	/* really the max margin is 264/27MHz*/

/* Timer register set definition */
#define PID12	(0x0)
#define EMUMGT	(0x4)
#define TIM12	(0x10)
#define TIM34	(0x14)
#define PRD12	(0x18)
#define PRD34	(0x1C)
#define TCR	(0x20)
#define TGCR	(0x24)
#define WDTCR	(0x28)

/* TCR bit definitions */
#define ENAMODE12_DISABLED	(0 << 6)
#define ENAMODE12_ONESHOT	(1 << 6)
#define ENAMODE12_PERIODIC	(2 << 6)

/* TGCR bit definitions */
#define TIM12RS_UNRESET		(1 << 0)
#define TIM34RS_UNRESET		(1 << 1)
#define TIMMODE_64BIT_WDOG      (2 << 2)

/* WDTCR bit definitions */
#define WDEN			(1 << 14)
#define WDFLAG			(1 << 15)
#define WDKEY_SEQ0		(0xa5c6 << 16)
#define WDKEY_SEQ1		(0xda7e << 16)

static int heartbeat = DEFAULT_HEARTBEAT;

65
static DEFINE_SPINLOCK(io_lock);
66 67 68 69 70 71 72 73
static unsigned long wdt_status;
#define WDT_IN_USE        0
#define WDT_OK_TO_CLOSE   1
#define WDT_REGION_INITED 2
#define WDT_DEVICE_INITED 3

static struct resource	*wdt_mem;
static void __iomem	*wdt_base;
74
struct clk		*wdt_clk;
75 76 77 78 79 80

static void wdt_service(void)
{
	spin_lock(&io_lock);

	/* put watchdog in service state */
81
	iowrite32(WDKEY_SEQ0, wdt_base + WDTCR);
82
	/* put watchdog in active state */
83
	iowrite32(WDKEY_SEQ1, wdt_base + WDTCR);
84 85 86 87 88 89 90 91

	spin_unlock(&io_lock);
}

static void wdt_enable(void)
{
	u32 tgcr;
	u32 timer_margin;
92 93 94
	unsigned long wdt_freq;

	wdt_freq = clk_get_rate(wdt_clk);
95 96 97 98

	spin_lock(&io_lock);

	/* disable, internal clock source */
99
	iowrite32(0, wdt_base + TCR);
100
	/* reset timer, set mode to 64-bit watchdog, and unreset */
101
	iowrite32(0, wdt_base + TGCR);
102
	tgcr = TIMMODE_64BIT_WDOG | TIM12RS_UNRESET | TIM34RS_UNRESET;
103
	iowrite32(tgcr, wdt_base + TGCR);
104
	/* clear counter regs */
105 106
	iowrite32(0, wdt_base + TIM12);
	iowrite32(0, wdt_base + TIM34);
107
	/* set timeout period */
108
	timer_margin = (((u64)heartbeat * wdt_freq) & 0xffffffff);
109
	iowrite32(timer_margin, wdt_base + PRD12);
110
	timer_margin = (((u64)heartbeat * wdt_freq) >> 32);
111
	iowrite32(timer_margin, wdt_base + PRD34);
112
	/* enable run continuously */
113
	iowrite32(ENAMODE12_PERIODIC, wdt_base + TCR);
114 115 116 117 118
	/* Once the WDT is in pre-active state write to
	 * TIM12, TIM34, PRD12, PRD34, TCR, TGCR, WDTCR are
	 * write protected (except for the WDKEY field)
	 */
	/* put watchdog in pre-active state */
119
	iowrite32(WDKEY_SEQ0 | WDEN, wdt_base + WDTCR);
120
	/* put watchdog in active state */
121
	iowrite32(WDKEY_SEQ1 | WDEN, wdt_base + WDTCR);
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145

	spin_unlock(&io_lock);
}

static int davinci_wdt_open(struct inode *inode, struct file *file)
{
	if (test_and_set_bit(WDT_IN_USE, &wdt_status))
		return -EBUSY;

	wdt_enable();

	return nonseekable_open(inode, file);
}

static ssize_t
davinci_wdt_write(struct file *file, const char *data, size_t len,
		  loff_t *ppos)
{
	if (len)
		wdt_service();

	return len;
}

146
static const struct watchdog_info ident = {
147
	.options = WDIOF_KEEPALIVEPING,
148 149 150
	.identity = "DaVinci Watchdog",
};

151 152
static long davinci_wdt_ioctl(struct file *file,
					unsigned int cmd, unsigned long arg)
153 154 155 156 157 158 159 160 161 162
{
	int ret = -ENOTTY;

	switch (cmd) {
	case WDIOC_GETSUPPORT:
		ret = copy_to_user((struct watchdog_info *)arg, &ident,
				   sizeof(ident)) ? -EFAULT : 0;
		break;

	case WDIOC_GETSTATUS:
163
	case WDIOC_GETBOOTSTATUS:
164 165 166 167 168 169 170
		ret = put_user(0, (int *)arg);
		break;

	case WDIOC_KEEPALIVE:
		wdt_service();
		ret = 0;
		break;
171 172 173 174

	case WDIOC_GETTIMEOUT:
		ret = put_user(heartbeat, (int *)arg);
		break;
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
	}
	return ret;
}

static int davinci_wdt_release(struct inode *inode, struct file *file)
{
	wdt_service();
	clear_bit(WDT_IN_USE, &wdt_status);

	return 0;
}

static const struct file_operations davinci_wdt_fops = {
	.owner = THIS_MODULE,
	.llseek = no_llseek,
	.write = davinci_wdt_write,
191
	.unlocked_ioctl = davinci_wdt_ioctl,
192 193 194 195 196 197 198 199 200 201
	.open = davinci_wdt_open,
	.release = davinci_wdt_release,
};

static struct miscdevice davinci_wdt_miscdev = {
	.minor = WATCHDOG_MINOR,
	.name = "watchdog",
	.fops = &davinci_wdt_fops,
};

202
static int __devinit davinci_wdt_probe(struct platform_device *pdev)
203 204
{
	int ret = 0, size;
205
	struct device *dev = &pdev->dev;
206

207 208 209 210 211 212
	wdt_clk = clk_get(dev, NULL);
	if (WARN_ON(IS_ERR(wdt_clk)))
		return PTR_ERR(wdt_clk);

	clk_enable(wdt_clk);

213 214 215
	if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
		heartbeat = DEFAULT_HEARTBEAT;

216
	dev_info(dev, "heartbeat %d sec\n", heartbeat);
217

218 219
	wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (wdt_mem == NULL) {
220
		dev_err(dev, "failed to get memory region resource\n");
221 222 223
		return -ENOENT;
	}

224 225
	size = resource_size(wdt_mem);
	if (!request_mem_region(wdt_mem->start, size, pdev->name)) {
226
		dev_err(dev, "failed to get memory region\n");
227 228
		return -ENOENT;
	}
229

230
	wdt_base = ioremap(wdt_mem->start, size);
231 232
	if (!wdt_base) {
		dev_err(dev, "failed to map memory region\n");
233 234
		release_mem_region(wdt_mem->start, size);
		wdt_mem = NULL;
235 236
		return -ENOMEM;
	}
237 238 239

	ret = misc_register(&davinci_wdt_miscdev);
	if (ret < 0) {
240
		dev_err(dev, "cannot register misc device\n");
241 242
		release_mem_region(wdt_mem->start, size);
		wdt_mem = NULL;
243 244 245 246
	} else {
		set_bit(WDT_DEVICE_INITED, &wdt_status);
	}

247
	iounmap(wdt_base);
248 249 250
	return ret;
}

251
static int __devexit davinci_wdt_remove(struct platform_device *pdev)
252 253 254
{
	misc_deregister(&davinci_wdt_miscdev);
	if (wdt_mem) {
255
		release_mem_region(wdt_mem->start, resource_size(wdt_mem));
256 257
		wdt_mem = NULL;
	}
258 259 260 261

	clk_disable(wdt_clk);
	clk_put(wdt_clk);

262 263 264 265 266 267
	return 0;
}

static struct platform_driver platform_wdt_driver = {
	.driver = {
		.name = "watchdog",
268
		.owner	= THIS_MODULE,
269 270
	},
	.probe = davinci_wdt_probe,
271
	.remove = __devexit_p(davinci_wdt_remove),
272 273
};

274
module_platform_driver(platform_wdt_driver);
275 276 277 278 279 280 281 282 283 284 285 286

MODULE_AUTHOR("Texas Instruments");
MODULE_DESCRIPTION("DaVinci Watchdog Driver");

module_param(heartbeat, int, 0);
MODULE_PARM_DESC(heartbeat,
		 "Watchdog heartbeat period in seconds from 1 to "
		 __MODULE_STRING(MAX_HEARTBEAT) ", default "
		 __MODULE_STRING(DEFAULT_HEARTBEAT));

MODULE_LICENSE("GPL");
MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
287
MODULE_ALIAS("platform:watchdog");