i2c-at91.c 36.1 KB
Newer Older
N
Nikolaus Voss 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 *  i2c Support for Atmel's AT91 Two-Wire Interface (TWI)
 *
 *  Copyright (C) 2011 Weinmann Medical GmbH
 *  Author: Nikolaus Voss <n.voss@weinmann.de>
 *
 *  Evolved from original work by:
 *  Copyright (C) 2004 Rick Bronson
 *  Converted to 2.6 by Andrew Victor <andrew@sanpeople.com>
 *
 *  Borrowed heavily from original work by:
 *  Copyright (C) 2000 Philip Edelbrock <phil@stimpy.netroedge.com>
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 */

#include <linux/clk.h>
#include <linux/completion.h>
L
Ludovic Desroches 已提交
22 23
#include <linux/dma-mapping.h>
#include <linux/dmaengine.h>
N
Nikolaus Voss 已提交
24 25 26 27 28
#include <linux/err.h>
#include <linux/i2c.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/module.h>
29 30
#include <linux/of.h>
#include <linux/of_device.h>
N
Nikolaus Voss 已提交
31 32
#include <linux/platform_device.h>
#include <linux/slab.h>
L
Ludovic Desroches 已提交
33
#include <linux/platform_data/dma-atmel.h>
34
#include <linux/pm_runtime.h>
W
Wenyou Yang 已提交
35
#include <linux/pinctrl/consumer.h>
N
Nikolaus Voss 已提交
36

37
#define DEFAULT_TWI_CLK_HZ		100000		/* max 400 Kbits/s */
N
Nikolaus Voss 已提交
38
#define AT91_I2C_TIMEOUT	msecs_to_jiffies(100)	/* transfer timeout */
L
Ludovic Desroches 已提交
39
#define AT91_I2C_DMA_THRESHOLD	8			/* enable DMA if transfer size is bigger than this threshold */
40
#define AUTOSUSPEND_TIMEOUT		2000
41
#define AT91_I2C_MAX_ALT_CMD_DATA_SIZE	256
N
Nikolaus Voss 已提交
42 43 44

/* AT91 TWI register definitions */
#define	AT91_TWI_CR		0x0000	/* Control Register */
45 46 47 48 49 50 51 52
#define	AT91_TWI_START		BIT(0)	/* Send a Start Condition */
#define	AT91_TWI_STOP		BIT(1)	/* Send a Stop Condition */
#define	AT91_TWI_MSEN		BIT(2)	/* Master Transfer Enable */
#define	AT91_TWI_MSDIS		BIT(3)	/* Master Transfer Disable */
#define	AT91_TWI_SVEN		BIT(4)	/* Slave Transfer Enable */
#define	AT91_TWI_SVDIS		BIT(5)	/* Slave Transfer Disable */
#define	AT91_TWI_QUICK		BIT(6)	/* SMBus quick command */
#define	AT91_TWI_SWRST		BIT(7)	/* Software Reset */
53 54 55 56 57
#define	AT91_TWI_ACMEN		BIT(16) /* Alternative Command Mode Enable */
#define	AT91_TWI_ACMDIS		BIT(17) /* Alternative Command Mode Disable */
#define	AT91_TWI_THRCLR		BIT(24) /* Transmit Holding Register Clear */
#define	AT91_TWI_RHRCLR		BIT(25) /* Receive Holding Register Clear */
#define	AT91_TWI_LOCKCLR	BIT(26) /* Lock Clear */
58 59
#define	AT91_TWI_FIFOEN		BIT(28) /* FIFO Enable */
#define	AT91_TWI_FIFODIS	BIT(29) /* FIFO Disable */
N
Nikolaus Voss 已提交
60 61 62

#define	AT91_TWI_MMR		0x0004	/* Master Mode Register */
#define	AT91_TWI_IADRSZ_1	0x0100	/* Internal Device Address Size */
63
#define	AT91_TWI_MREAD		BIT(12)	/* Master Read Direction */
N
Nikolaus Voss 已提交
64 65 66 67

#define	AT91_TWI_IADR		0x000c	/* Internal Address Register */

#define	AT91_TWI_CWGR		0x0010	/* Clock Waveform Generator Reg */
68 69
#define	AT91_TWI_CWGR_HOLD_MAX	0x1f
#define	AT91_TWI_CWGR_HOLD(x)	(((x) & AT91_TWI_CWGR_HOLD_MAX) << 24)
N
Nikolaus Voss 已提交
70 71

#define	AT91_TWI_SR		0x0020	/* Status Register */
72 73 74 75 76 77
#define	AT91_TWI_TXCOMP		BIT(0)	/* Transmission Complete */
#define	AT91_TWI_RXRDY		BIT(1)	/* Receive Holding Register Ready */
#define	AT91_TWI_TXRDY		BIT(2)	/* Transmit Holding Register Ready */
#define	AT91_TWI_OVRE		BIT(6)	/* Overrun Error */
#define	AT91_TWI_UNRE		BIT(7)	/* Underrun Error */
#define	AT91_TWI_NACK		BIT(8)	/* Not Acknowledged */
78
#define	AT91_TWI_LOCK		BIT(23) /* TWI Lock due to Frame Errors */
N
Nikolaus Voss 已提交
79

80 81 82
#define	AT91_TWI_INT_MASK \
	(AT91_TWI_TXCOMP | AT91_TWI_RXRDY | AT91_TWI_TXRDY | AT91_TWI_NACK)

N
Nikolaus Voss 已提交
83 84 85 86 87 88
#define	AT91_TWI_IER		0x0024	/* Interrupt Enable Register */
#define	AT91_TWI_IDR		0x0028	/* Interrupt Disable Register */
#define	AT91_TWI_IMR		0x002c	/* Interrupt Mask Register */
#define	AT91_TWI_RHR		0x0030	/* Receive Holding Register */
#define	AT91_TWI_THR		0x0034	/* Transmit Holding Register */

89 90 91 92
#define	AT91_TWI_ACR		0x0040	/* Alternative Command Register */
#define	AT91_TWI_ACR_DATAL(len)	((len) & 0xff)
#define	AT91_TWI_ACR_DIR	BIT(8)

93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
#define	AT91_TWI_FMR		0x0050	/* FIFO Mode Register */
#define	AT91_TWI_FMR_TXRDYM(mode)	(((mode) & 0x3) << 0)
#define	AT91_TWI_FMR_TXRDYM_MASK	(0x3 << 0)
#define	AT91_TWI_FMR_RXRDYM(mode)	(((mode) & 0x3) << 4)
#define	AT91_TWI_FMR_RXRDYM_MASK	(0x3 << 4)
#define	AT91_TWI_ONE_DATA	0x0
#define	AT91_TWI_TWO_DATA	0x1
#define	AT91_TWI_FOUR_DATA	0x2

#define	AT91_TWI_FLR		0x0054	/* FIFO Level Register */

#define	AT91_TWI_FSR		0x0060	/* FIFO Status Register */
#define	AT91_TWI_FIER		0x0064	/* FIFO Interrupt Enable Register */
#define	AT91_TWI_FIDR		0x0068	/* FIFO Interrupt Disable Register */
#define	AT91_TWI_FIMR		0x006c	/* FIFO Interrupt Mask Register */

109 110
#define	AT91_TWI_VER		0x00fc	/* Version Register */

N
Nikolaus Voss 已提交
111
struct at91_twi_pdata {
112 113 114
	unsigned clk_max_div;
	unsigned clk_offset;
	bool has_unre_flag;
115
	bool has_alt_cmd;
116
	bool has_hold_field;
L
Ludovic Desroches 已提交
117 118 119 120 121 122
	struct at_dma_slave dma_slave;
};

struct at91_twi_dma {
	struct dma_chan *chan_rx;
	struct dma_chan *chan_tx;
123
	struct scatterlist sg[2];
L
Ludovic Desroches 已提交
124 125 126 127
	struct dma_async_tx_descriptor *data_desc;
	enum dma_data_direction direction;
	bool buf_mapped;
	bool xfer_in_progress;
N
Nikolaus Voss 已提交
128 129 130
};

struct at91_twi_dev {
131 132 133 134 135 136 137 138
	struct device *dev;
	void __iomem *base;
	struct completion cmd_complete;
	struct clk *clk;
	u8 *buf;
	size_t buf_len;
	struct i2c_msg *msg;
	int irq;
L
Ludovic Desroches 已提交
139
	unsigned imr;
140 141 142 143
	unsigned transfer_status;
	struct i2c_adapter adapter;
	unsigned twi_cwgr_reg;
	struct at91_twi_pdata *pdata;
L
Ludovic Desroches 已提交
144
	bool use_dma;
145
	bool use_alt_cmd;
146
	bool recv_len_abort;
147
	u32 fifo_size;
L
Ludovic Desroches 已提交
148
	struct at91_twi_dma dma;
N
Nikolaus Voss 已提交
149 150 151 152 153 154 155 156 157 158 159 160 161 162
};

static unsigned at91_twi_read(struct at91_twi_dev *dev, unsigned reg)
{
	return readl_relaxed(dev->base + reg);
}

static void at91_twi_write(struct at91_twi_dev *dev, unsigned reg, unsigned val)
{
	writel_relaxed(val, dev->base + reg);
}

static void at91_disable_twi_interrupts(struct at91_twi_dev *dev)
{
163
	at91_twi_write(dev, AT91_TWI_IDR, AT91_TWI_INT_MASK);
N
Nikolaus Voss 已提交
164 165
}

L
Ludovic Desroches 已提交
166 167
static void at91_twi_irq_save(struct at91_twi_dev *dev)
{
168
	dev->imr = at91_twi_read(dev, AT91_TWI_IMR) & AT91_TWI_INT_MASK;
L
Ludovic Desroches 已提交
169 170 171 172 173 174 175 176
	at91_disable_twi_interrupts(dev);
}

static void at91_twi_irq_restore(struct at91_twi_dev *dev)
{
	at91_twi_write(dev, AT91_TWI_IER, dev->imr);
}

N
Nikolaus Voss 已提交
177 178 179 180
static void at91_init_twi_bus(struct at91_twi_dev *dev)
{
	at91_disable_twi_interrupts(dev);
	at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_SWRST);
181 182 183
	/* FIFO should be enabled immediately after the software reset */
	if (dev->fifo_size)
		at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_FIFOEN);
N
Nikolaus Voss 已提交
184 185 186 187 188 189 190 191 192
	at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_MSEN);
	at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_SVDIS);
	at91_twi_write(dev, AT91_TWI_CWGR, dev->twi_cwgr_reg);
}

/*
 * Calculate symmetric clock as stated in datasheet:
 * twi_clk = F_MAIN / (2 * (cdiv * (1 << ckdiv) + offset))
 */
193
static void at91_calc_twi_clock(struct at91_twi_dev *dev, int twi_clk)
N
Nikolaus Voss 已提交
194
{
195
	int ckdiv, cdiv, div, hold = 0;
N
Nikolaus Voss 已提交
196 197 198
	struct at91_twi_pdata *pdata = dev->pdata;
	int offset = pdata->clk_offset;
	int max_ckdiv = pdata->clk_max_div;
199
	u32 twd_hold_time_ns = 0;
N
Nikolaus Voss 已提交
200 201 202 203 204 205 206 207 208 209 210 211 212

	div = max(0, (int)DIV_ROUND_UP(clk_get_rate(dev->clk),
				       2 * twi_clk) - offset);
	ckdiv = fls(div >> 8);
	cdiv = div >> ckdiv;

	if (ckdiv > max_ckdiv) {
		dev_warn(dev->dev, "%d exceeds ckdiv max value which is %d.\n",
			 ckdiv, max_ckdiv);
		ckdiv = max_ckdiv;
		cdiv = 255;
	}

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
	if (pdata->has_hold_field) {
		of_property_read_u32(dev->dev->of_node, "i2c-sda-hold-time-ns",
				     &twd_hold_time_ns);

		/*
		 * hold time = HOLD + 3 x T_peripheral_clock
		 * Use clk rate in kHz to prevent overflows when computing
		 * hold.
		 */
		hold = DIV_ROUND_UP(twd_hold_time_ns
				    * (clk_get_rate(dev->clk) / 1000), 1000000);
		hold -= 3;
		if (hold < 0)
			hold = 0;
		if (hold > AT91_TWI_CWGR_HOLD_MAX) {
			dev_warn(dev->dev,
				 "HOLD field set to its maximum value (%d instead of %d)\n",
				 AT91_TWI_CWGR_HOLD_MAX, hold);
			hold = AT91_TWI_CWGR_HOLD_MAX;
		}
	}

	dev->twi_cwgr_reg = (ckdiv << 16) | (cdiv << 8) | cdiv
			    | AT91_TWI_CWGR_HOLD(hold);

	dev_dbg(dev->dev, "cdiv %d ckdiv %d hold %d (%d ns)\n",
		cdiv, ckdiv, hold, twd_hold_time_ns);
N
Nikolaus Voss 已提交
240 241
}

L
Ludovic Desroches 已提交
242 243 244 245 246 247 248 249 250 251 252 253 254 255
static void at91_twi_dma_cleanup(struct at91_twi_dev *dev)
{
	struct at91_twi_dma *dma = &dev->dma;

	at91_twi_irq_save(dev);

	if (dma->xfer_in_progress) {
		if (dma->direction == DMA_FROM_DEVICE)
			dmaengine_terminate_all(dma->chan_rx);
		else
			dmaengine_terminate_all(dma->chan_tx);
		dma->xfer_in_progress = false;
	}
	if (dma->buf_mapped) {
256
		dma_unmap_single(dev->dev, sg_dma_address(&dma->sg[0]),
L
Ludovic Desroches 已提交
257 258 259 260 261 262 263
				 dev->buf_len, dma->direction);
		dma->buf_mapped = false;
	}

	at91_twi_irq_restore(dev);
}

N
Nikolaus Voss 已提交
264 265
static void at91_twi_write_next_byte(struct at91_twi_dev *dev)
{
266
	if (!dev->buf_len)
N
Nikolaus Voss 已提交
267 268
		return;

269 270
	/* 8bit write works with and without FIFO */
	writeb_relaxed(*dev->buf, dev->base + AT91_TWI_THR);
N
Nikolaus Voss 已提交
271 272

	/* send stop when last byte has been written */
273
	if (--dev->buf_len == 0) {
274
		if (!dev->use_alt_cmd)
275
			at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_STOP);
276 277
		at91_twi_write(dev, AT91_TWI_IDR, AT91_TWI_TXRDY);
	}
N
Nikolaus Voss 已提交
278

279
	dev_dbg(dev->dev, "wrote 0x%x, to go %zu\n", *dev->buf, dev->buf_len);
N
Nikolaus Voss 已提交
280 281 282 283

	++dev->buf;
}

L
Ludovic Desroches 已提交
284 285 286 287
static void at91_twi_write_data_dma_callback(void *data)
{
	struct at91_twi_dev *dev = (struct at91_twi_dev *)data;

288
	dma_unmap_single(dev->dev, sg_dma_address(&dev->dma.sg[0]),
289
			 dev->buf_len, DMA_TO_DEVICE);
L
Ludovic Desroches 已提交
290

291 292 293 294 295 296 297 298
	/*
	 * When this callback is called, THR/TX FIFO is likely not to be empty
	 * yet. So we have to wait for TXCOMP or NACK bits to be set into the
	 * Status Register to be sure that the STOP bit has been sent and the
	 * transfer is completed. The NACK interrupt has already been enabled,
	 * we just have to enable TXCOMP one.
	 */
	at91_twi_write(dev, AT91_TWI_IER, AT91_TWI_TXCOMP);
299
	if (!dev->use_alt_cmd)
300
		at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_STOP);
L
Ludovic Desroches 已提交
301 302 303 304 305 306 307 308
}

static void at91_twi_write_data_dma(struct at91_twi_dev *dev)
{
	dma_addr_t dma_addr;
	struct dma_async_tx_descriptor *txdesc;
	struct at91_twi_dma *dma = &dev->dma;
	struct dma_chan *chan_tx = dma->chan_tx;
309
	unsigned int sg_len = 1;
L
Ludovic Desroches 已提交
310

311
	if (!dev->buf_len)
L
Ludovic Desroches 已提交
312 313 314 315 316 317 318 319 320 321 322 323 324 325
		return;

	dma->direction = DMA_TO_DEVICE;

	at91_twi_irq_save(dev);
	dma_addr = dma_map_single(dev->dev, dev->buf, dev->buf_len,
				  DMA_TO_DEVICE);
	if (dma_mapping_error(dev->dev, dma_addr)) {
		dev_err(dev->dev, "dma map failed\n");
		return;
	}
	dma->buf_mapped = true;
	at91_twi_irq_restore(dev);

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	if (dev->fifo_size) {
		size_t part1_len, part2_len;
		struct scatterlist *sg;
		unsigned fifo_mr;

		sg_len = 0;

		part1_len = dev->buf_len & ~0x3;
		if (part1_len) {
			sg = &dma->sg[sg_len++];
			sg_dma_len(sg) = part1_len;
			sg_dma_address(sg) = dma_addr;
		}

		part2_len = dev->buf_len & 0x3;
		if (part2_len) {
			sg = &dma->sg[sg_len++];
			sg_dma_len(sg) = part2_len;
			sg_dma_address(sg) = dma_addr + part1_len;
		}

		/*
		 * DMA controller is triggered when at least 4 data can be
		 * written into the TX FIFO
		 */
		fifo_mr = at91_twi_read(dev, AT91_TWI_FMR);
		fifo_mr &= ~AT91_TWI_FMR_TXRDYM_MASK;
		fifo_mr |= AT91_TWI_FMR_TXRDYM(AT91_TWI_FOUR_DATA);
		at91_twi_write(dev, AT91_TWI_FMR, fifo_mr);
	} else {
		sg_dma_len(&dma->sg[0]) = dev->buf_len;
		sg_dma_address(&dma->sg[0]) = dma_addr;
	}

	txdesc = dmaengine_prep_slave_sg(chan_tx, dma->sg, sg_len,
					 DMA_MEM_TO_DEV,
L
Ludovic Desroches 已提交
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!txdesc) {
		dev_err(dev->dev, "dma prep slave sg failed\n");
		goto error;
	}

	txdesc->callback = at91_twi_write_data_dma_callback;
	txdesc->callback_param = dev;

	dma->xfer_in_progress = true;
	dmaengine_submit(txdesc);
	dma_async_issue_pending(chan_tx);

	return;

error:
	at91_twi_dma_cleanup(dev);
}

N
Nikolaus Voss 已提交
381 382
static void at91_twi_read_next_byte(struct at91_twi_dev *dev)
{
383 384 385 386 387 388
	/*
	 * If we are in this case, it means there is garbage data in RHR, so
	 * delete them.
	 */
	if (!dev->buf_len) {
		at91_twi_read(dev, AT91_TWI_RHR);
N
Nikolaus Voss 已提交
389
		return;
390
	}
N
Nikolaus Voss 已提交
391

392 393
	/* 8bit read works with and without FIFO */
	*dev->buf = readb_relaxed(dev->base + AT91_TWI_RHR);
N
Nikolaus Voss 已提交
394 395
	--dev->buf_len;

396 397 398 399
	/* return if aborting, we only needed to read RHR to clear RXRDY*/
	if (dev->recv_len_abort)
		return;

N
Nikolaus Voss 已提交
400 401
	/* handle I2C_SMBUS_BLOCK_DATA */
	if (unlikely(dev->msg->flags & I2C_M_RECV_LEN)) {
402 403 404 405 406
		/* ensure length byte is a valid value */
		if (*dev->buf <= I2C_SMBUS_BLOCK_MAX && *dev->buf > 0) {
			dev->msg->flags &= ~I2C_M_RECV_LEN;
			dev->buf_len += *dev->buf;
			dev->msg->len = dev->buf_len + 1;
407
			dev_dbg(dev->dev, "received block length %zu\n",
408 409 410 411 412 413
					 dev->buf_len);
		} else {
			/* abort and send the stop by reading one more byte */
			dev->recv_len_abort = true;
			dev->buf_len = 1;
		}
N
Nikolaus Voss 已提交
414 415 416
	}

	/* send stop if second but last byte has been read */
417
	if (!dev->use_alt_cmd && dev->buf_len == 1)
N
Nikolaus Voss 已提交
418 419
		at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_STOP);

420
	dev_dbg(dev->dev, "read 0x%x, to go %zu\n", *dev->buf, dev->buf_len);
N
Nikolaus Voss 已提交
421 422 423 424

	++dev->buf;
}

L
Ludovic Desroches 已提交
425 426 427
static void at91_twi_read_data_dma_callback(void *data)
{
	struct at91_twi_dev *dev = (struct at91_twi_dev *)data;
428
	unsigned ier = AT91_TWI_TXCOMP;
L
Ludovic Desroches 已提交
429

430
	dma_unmap_single(dev->dev, sg_dma_address(&dev->dma.sg[0]),
431
			 dev->buf_len, DMA_FROM_DEVICE);
L
Ludovic Desroches 已提交
432

433
	if (!dev->use_alt_cmd) {
434 435 436 437 438 439
		/* The last two bytes have to be read without using dma */
		dev->buf += dev->buf_len - 2;
		dev->buf_len = 2;
		ier |= AT91_TWI_RXRDY;
	}
	at91_twi_write(dev, AT91_TWI_IER, ier);
L
Ludovic Desroches 已提交
440 441 442 443 444 445 446 447
}

static void at91_twi_read_data_dma(struct at91_twi_dev *dev)
{
	dma_addr_t dma_addr;
	struct dma_async_tx_descriptor *rxdesc;
	struct at91_twi_dma *dma = &dev->dma;
	struct dma_chan *chan_rx = dma->chan_rx;
448
	size_t buf_len;
L
Ludovic Desroches 已提交
449

450
	buf_len = (dev->use_alt_cmd) ? dev->buf_len : dev->buf_len - 2;
L
Ludovic Desroches 已提交
451 452 453 454
	dma->direction = DMA_FROM_DEVICE;

	/* Keep in mind that we won't use dma to read the last two bytes */
	at91_twi_irq_save(dev);
455
	dma_addr = dma_map_single(dev->dev, dev->buf, buf_len, DMA_FROM_DEVICE);
L
Ludovic Desroches 已提交
456 457 458 459 460 461 462
	if (dma_mapping_error(dev->dev, dma_addr)) {
		dev_err(dev->dev, "dma map failed\n");
		return;
	}
	dma->buf_mapped = true;
	at91_twi_irq_restore(dev);

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
	if (dev->fifo_size && IS_ALIGNED(buf_len, 4)) {
		unsigned fifo_mr;

		/*
		 * DMA controller is triggered when at least 4 data can be
		 * read from the RX FIFO
		 */
		fifo_mr = at91_twi_read(dev, AT91_TWI_FMR);
		fifo_mr &= ~AT91_TWI_FMR_RXRDYM_MASK;
		fifo_mr |= AT91_TWI_FMR_RXRDYM(AT91_TWI_FOUR_DATA);
		at91_twi_write(dev, AT91_TWI_FMR, fifo_mr);
	}

	sg_dma_len(&dma->sg[0]) = buf_len;
	sg_dma_address(&dma->sg[0]) = dma_addr;

	rxdesc = dmaengine_prep_slave_sg(chan_rx, dma->sg, 1, DMA_DEV_TO_MEM,
L
Ludovic Desroches 已提交
480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!rxdesc) {
		dev_err(dev->dev, "dma prep slave sg failed\n");
		goto error;
	}

	rxdesc->callback = at91_twi_read_data_dma_callback;
	rxdesc->callback_param = dev;

	dma->xfer_in_progress = true;
	dmaengine_submit(rxdesc);
	dma_async_issue_pending(dma->chan_rx);

	return;

error:
	at91_twi_dma_cleanup(dev);
}

N
Nikolaus Voss 已提交
499 500 501 502 503 504 505 506
static irqreturn_t atmel_twi_interrupt(int irq, void *dev_id)
{
	struct at91_twi_dev *dev = dev_id;
	const unsigned status = at91_twi_read(dev, AT91_TWI_SR);
	const unsigned irqstatus = status & at91_twi_read(dev, AT91_TWI_IMR);

	if (!irqstatus)
		return IRQ_NONE;
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
	/*
	 * In reception, the behavior of the twi device (before sama5d2) is
	 * weird. There is some magic about RXRDY flag! When a data has been
	 * almost received, the reception of a new one is anticipated if there
	 * is no stop command to send. That is the reason why ask for sending
	 * the stop command not on the last data but on the second last one.
	 *
	 * Unfortunately, we could still have the RXRDY flag set even if the
	 * transfer is done and we have read the last data. It might happen
	 * when the i2c slave device sends too quickly data after receiving the
	 * ack from the master. The data has been almost received before having
	 * the order to send stop. In this case, sending the stop command could
	 * cause a RXRDY interrupt with a TXCOMP one. It is better to manage
	 * the RXRDY interrupt first in order to not keep garbage data in the
	 * Receive Holding Register for the next transfer.
	 */
523 524 525 526 527 528 529 530 531 532
	if (irqstatus & AT91_TWI_RXRDY) {
		/*
		 * Read all available bytes at once by polling RXRDY usable w/
		 * and w/o FIFO. With FIFO enabled we could also read RXFL and
		 * avoid polling RXRDY.
		 */
		do {
			at91_twi_read_next_byte(dev);
		} while (at91_twi_read(dev, AT91_TWI_SR) & AT91_TWI_RXRDY);
	}
N
Nikolaus Voss 已提交
533

534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
	/*
	 * When a NACK condition is detected, the I2C controller sets the NACK,
	 * TXCOMP and TXRDY bits all together in the Status Register (SR).
	 *
	 * 1 - Handling NACK errors with CPU write transfer.
	 *
	 * In such case, we should not write the next byte into the Transmit
	 * Holding Register (THR) otherwise the I2C controller would start a new
	 * transfer and the I2C slave is likely to reply by another NACK.
	 *
	 * 2 - Handling NACK errors with DMA write transfer.
	 *
	 * By setting the TXRDY bit in the SR, the I2C controller also triggers
	 * the DMA controller to write the next data into the THR. Then the
	 * result depends on the hardware version of the I2C controller.
	 *
	 * 2a - Without support of the Alternative Command mode.
	 *
	 * This is the worst case: the DMA controller is triggered to write the
	 * next data into the THR, hence starting a new transfer: the I2C slave
	 * is likely to reply by another NACK.
	 * Concurrently, this interrupt handler is likely to be called to manage
	 * the first NACK before the I2C controller detects the second NACK and
	 * sets once again the NACK bit into the SR.
	 * When handling the first NACK, this interrupt handler disables the I2C
	 * controller interruptions, especially the NACK interrupt.
	 * Hence, the NACK bit is pending into the SR. This is why we should
	 * read the SR to clear all pending interrupts at the beginning of
	 * at91_do_twi_transfer() before actually starting a new transfer.
	 *
	 * 2b - With support of the Alternative Command mode.
	 *
	 * When a NACK condition is detected, the I2C controller also locks the
	 * THR (and sets the LOCK bit in the SR): even though the DMA controller
	 * is triggered by the TXRDY bit to write the next data into the THR,
	 * this data actually won't go on the I2C bus hence a second NACK is not
	 * generated.
	 */
572
	if (irqstatus & (AT91_TWI_TXCOMP | AT91_TWI_NACK)) {
N
Nikolaus Voss 已提交
573 574
		at91_disable_twi_interrupts(dev);
		complete(&dev->cmd_complete);
575 576
	} else if (irqstatus & AT91_TWI_TXRDY) {
		at91_twi_write_next_byte(dev);
N
Nikolaus Voss 已提交
577 578
	}

579 580 581
	/* catch error flags */
	dev->transfer_status |= status;

N
Nikolaus Voss 已提交
582 583 584 585 586 587
	return IRQ_HANDLED;
}

static int at91_do_twi_transfer(struct at91_twi_dev *dev)
{
	int ret;
588
	unsigned long time_left;
N
Nikolaus Voss 已提交
589
	bool has_unre_flag = dev->pdata->has_unre_flag;
590
	bool has_alt_cmd = dev->pdata->has_alt_cmd;
N
Nikolaus Voss 已提交
591

592 593 594 595 596 597 598 599
	/*
	 * WARNING: the TXCOMP bit in the Status Register is NOT a clear on
	 * read flag but shows the state of the transmission at the time the
	 * Status Register is read. According to the programmer datasheet,
	 * TXCOMP is set when both holding register and internal shifter are
	 * empty and STOP condition has been sent.
	 * Consequently, we should enable NACK interrupt rather than TXCOMP to
	 * detect transmission failure.
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
	 * Indeed let's take the case of an i2c write command using DMA.
	 * Whenever the slave doesn't acknowledge a byte, the LOCK, NACK and
	 * TXCOMP bits are set together into the Status Register.
	 * LOCK is a clear on write bit, which is set to prevent the DMA
	 * controller from sending new data on the i2c bus after a NACK
	 * condition has happened. Once locked, this i2c peripheral stops
	 * triggering the DMA controller for new data but it is more than
	 * likely that a new DMA transaction is already in progress, writing
	 * into the Transmit Holding Register. Since the peripheral is locked,
	 * these new data won't be sent to the i2c bus but they will remain
	 * into the Transmit Holding Register, so TXCOMP bit is cleared.
	 * Then when the interrupt handler is called, the Status Register is
	 * read: the TXCOMP bit is clear but NACK bit is still set. The driver
	 * manage the error properly, without waiting for timeout.
	 * This case can be reproduced easyly when writing into an at24 eeprom.
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
	 *
	 * Besides, the TXCOMP bit is already set before the i2c transaction
	 * has been started. For read transactions, this bit is cleared when
	 * writing the START bit into the Control Register. So the
	 * corresponding interrupt can safely be enabled just after.
	 * However for write transactions managed by the CPU, we first write
	 * into THR, so TXCOMP is cleared. Then we can safely enable TXCOMP
	 * interrupt. If TXCOMP interrupt were enabled before writing into THR,
	 * the interrupt handler would be called immediately and the i2c command
	 * would be reported as completed.
	 * Also when a write transaction is managed by the DMA controller,
	 * enabling the TXCOMP interrupt in this function may lead to a race
	 * condition since we don't know whether the TXCOMP interrupt is enabled
	 * before or after the DMA has started to write into THR. So the TXCOMP
	 * interrupt is enabled later by at91_twi_write_data_dma_callback().
630 631 632
	 * Immediately after in that DMA callback, if the alternative command
	 * mode is not used, we still need to send the STOP condition manually
	 * writing the corresponding bit into the Control Register.
633 634
	 */

635
	dev_dbg(dev->dev, "transfer: %s %zu bytes.\n",
N
Nikolaus Voss 已提交
636 637
		(dev->msg->flags & I2C_M_RD) ? "read" : "write", dev->buf_len);

638
	reinit_completion(&dev->cmd_complete);
N
Nikolaus Voss 已提交
639
	dev->transfer_status = 0;
640

641
	/* Clear pending interrupts, such as NACK. */
642
	at91_twi_read(dev, AT91_TWI_SR);
643

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	if (dev->fifo_size) {
		unsigned fifo_mr = at91_twi_read(dev, AT91_TWI_FMR);

		/* Reset FIFO mode register */
		fifo_mr &= ~(AT91_TWI_FMR_TXRDYM_MASK |
			     AT91_TWI_FMR_RXRDYM_MASK);
		fifo_mr |= AT91_TWI_FMR_TXRDYM(AT91_TWI_ONE_DATA);
		fifo_mr |= AT91_TWI_FMR_RXRDYM(AT91_TWI_ONE_DATA);
		at91_twi_write(dev, AT91_TWI_FMR, fifo_mr);

		/* Flush FIFOs */
		at91_twi_write(dev, AT91_TWI_CR,
			       AT91_TWI_THRCLR | AT91_TWI_RHRCLR);
	}

659 660 661 662
	if (!dev->buf_len) {
		at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_QUICK);
		at91_twi_write(dev, AT91_TWI_IER, AT91_TWI_TXCOMP);
	} else if (dev->msg->flags & I2C_M_RD) {
N
Nikolaus Voss 已提交
663 664 665
		unsigned start_flags = AT91_TWI_START;

		/* if only one byte is to be read, immediately stop transfer */
666
		if (!dev->use_alt_cmd && dev->buf_len <= 1 &&
667
		    !(dev->msg->flags & I2C_M_RECV_LEN))
N
Nikolaus Voss 已提交
668 669
			start_flags |= AT91_TWI_STOP;
		at91_twi_write(dev, AT91_TWI_CR, start_flags);
L
Ludovic Desroches 已提交
670
		/*
671 672 673 674 675
		 * When using dma without alternative command mode, the last
		 * byte has to be read manually in order to not send the stop
		 * command too late and then to receive extra data.
		 * In practice, there are some issues if you use the dma to
		 * read n-1 bytes because of latency.
L
Ludovic Desroches 已提交
676 677 678 679
		 * Reading n-2 bytes with dma and the two last ones manually
		 * seems to be the best solution.
		 */
		if (dev->use_dma && (dev->buf_len > AT91_I2C_DMA_THRESHOLD)) {
680
			at91_twi_write(dev, AT91_TWI_IER, AT91_TWI_NACK);
L
Ludovic Desroches 已提交
681
			at91_twi_read_data_dma(dev);
682
		} else {
L
Ludovic Desroches 已提交
683
			at91_twi_write(dev, AT91_TWI_IER,
684 685 686 687
				       AT91_TWI_TXCOMP |
				       AT91_TWI_NACK |
				       AT91_TWI_RXRDY);
		}
N
Nikolaus Voss 已提交
688
	} else {
L
Ludovic Desroches 已提交
689
		if (dev->use_dma && (dev->buf_len > AT91_I2C_DMA_THRESHOLD)) {
690
			at91_twi_write(dev, AT91_TWI_IER, AT91_TWI_NACK);
L
Ludovic Desroches 已提交
691 692 693 694
			at91_twi_write_data_dma(dev);
		} else {
			at91_twi_write_next_byte(dev);
			at91_twi_write(dev, AT91_TWI_IER,
695 696
				       AT91_TWI_TXCOMP | AT91_TWI_NACK |
				       (dev->buf_len ? AT91_TWI_TXRDY : 0));
L
Ludovic Desroches 已提交
697
		}
N
Nikolaus Voss 已提交
698 699
	}

700 701 702
	time_left = wait_for_completion_timeout(&dev->cmd_complete,
					      dev->adapter.timeout);
	if (time_left == 0) {
703
		dev->transfer_status |= at91_twi_read(dev, AT91_TWI_SR);
N
Nikolaus Voss 已提交
704 705
		dev_err(dev->dev, "controller timed out\n");
		at91_init_twi_bus(dev);
L
Ludovic Desroches 已提交
706 707
		ret = -ETIMEDOUT;
		goto error;
N
Nikolaus Voss 已提交
708 709 710
	}
	if (dev->transfer_status & AT91_TWI_NACK) {
		dev_dbg(dev->dev, "received nack\n");
L
Ludovic Desroches 已提交
711 712
		ret = -EREMOTEIO;
		goto error;
N
Nikolaus Voss 已提交
713 714 715
	}
	if (dev->transfer_status & AT91_TWI_OVRE) {
		dev_err(dev->dev, "overrun while reading\n");
L
Ludovic Desroches 已提交
716 717
		ret = -EIO;
		goto error;
N
Nikolaus Voss 已提交
718 719 720
	}
	if (has_unre_flag && dev->transfer_status & AT91_TWI_UNRE) {
		dev_err(dev->dev, "underrun while writing\n");
L
Ludovic Desroches 已提交
721 722
		ret = -EIO;
		goto error;
N
Nikolaus Voss 已提交
723
	}
724 725
	if ((has_alt_cmd || dev->fifo_size) &&
	    (dev->transfer_status & AT91_TWI_LOCK)) {
726 727 728 729
		dev_err(dev->dev, "tx locked\n");
		ret = -EIO;
		goto error;
	}
730 731 732 733 734 735
	if (dev->recv_len_abort) {
		dev_err(dev->dev, "invalid smbus block length recvd\n");
		ret = -EPROTO;
		goto error;
	}

N
Nikolaus Voss 已提交
736 737 738
	dev_dbg(dev->dev, "transfer complete\n");

	return 0;
L
Ludovic Desroches 已提交
739 740

error:
741
	/* first stop DMA transfer if still in progress */
L
Ludovic Desroches 已提交
742
	at91_twi_dma_cleanup(dev);
743
	/* then flush THR/FIFO and unlock TX if locked */
744 745
	if ((has_alt_cmd || dev->fifo_size) &&
	    (dev->transfer_status & AT91_TWI_LOCK)) {
746 747 748 749
		dev_dbg(dev->dev, "unlock tx\n");
		at91_twi_write(dev, AT91_TWI_CR,
			       AT91_TWI_THRCLR | AT91_TWI_LOCKCLR);
	}
L
Ludovic Desroches 已提交
750
	return ret;
N
Nikolaus Voss 已提交
751 752 753 754 755 756 757 758
}

static int at91_twi_xfer(struct i2c_adapter *adap, struct i2c_msg *msg, int num)
{
	struct at91_twi_dev *dev = i2c_get_adapdata(adap);
	int ret;
	unsigned int_addr_flag = 0;
	struct i2c_msg *m_start = msg;
759
	bool is_read;
N
Nikolaus Voss 已提交
760 761 762

	dev_dbg(&adap->dev, "at91_xfer: processing %d messages:\n", num);

763 764 765 766
	ret = pm_runtime_get_sync(dev->dev);
	if (ret < 0)
		goto out;

767
	if (num == 2) {
N
Nikolaus Voss 已提交
768 769 770 771 772 773 774 775 776 777 778 779 780 781
		int internal_address = 0;
		int i;

		/* 1st msg is put into the internal address, start with 2nd */
		m_start = &msg[1];
		for (i = 0; i < msg->len; ++i) {
			const unsigned addr = msg->buf[msg->len - 1 - i];

			internal_address |= addr << (8 * i);
			int_addr_flag += AT91_TWI_IADRSZ_1;
		}
		at91_twi_write(dev, AT91_TWI_IADR, internal_address);
	}

782
	dev->use_alt_cmd = false;
783 784
	is_read = (m_start->flags & I2C_M_RD);
	if (dev->pdata->has_alt_cmd) {
785 786
		if (m_start->len > 0 &&
		    m_start->len < AT91_I2C_MAX_ALT_CMD_DATA_SIZE) {
787 788 789 790
			at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_ACMEN);
			at91_twi_write(dev, AT91_TWI_ACR,
				       AT91_TWI_ACR_DATAL(m_start->len) |
				       ((is_read) ? AT91_TWI_ACR_DIR : 0));
791
			dev->use_alt_cmd = true;
792 793 794 795 796 797 798 799
		} else {
			at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_ACMDIS);
		}
	}

	at91_twi_write(dev, AT91_TWI_MMR,
		       (m_start->addr << 16) |
		       int_addr_flag |
800
		       ((!dev->use_alt_cmd && is_read) ? AT91_TWI_MREAD : 0));
N
Nikolaus Voss 已提交
801 802 803 804

	dev->buf_len = m_start->len;
	dev->buf = m_start->buf;
	dev->msg = m_start;
805
	dev->recv_len_abort = false;
N
Nikolaus Voss 已提交
806 807 808

	ret = at91_do_twi_transfer(dev);

809 810 811 812 813 814
	ret = (ret < 0) ? ret : num;
out:
	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);

	return ret;
N
Nikolaus Voss 已提交
815 816
}

817 818 819 820
/*
 * The hardware can handle at most two messages concatenated by a
 * repeated start via it's internal address feature.
 */
821
static const struct i2c_adapter_quirks at91_twi_quirks = {
822 823 824 825
	.flags = I2C_AQ_COMB | I2C_AQ_COMB_WRITE_FIRST | I2C_AQ_COMB_SAME_ADDR,
	.max_comb_1st_msg_len = 3,
};

N
Nikolaus Voss 已提交
826 827 828 829 830 831
static u32 at91_twi_func(struct i2c_adapter *adapter)
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL
		| I2C_FUNC_SMBUS_READ_BLOCK_DATA;
}

832
static const struct i2c_algorithm at91_twi_algorithm = {
N
Nikolaus Voss 已提交
833 834 835 836 837 838 839 840
	.master_xfer	= at91_twi_xfer,
	.functionality	= at91_twi_func,
};

static struct at91_twi_pdata at91rm9200_config = {
	.clk_max_div = 5,
	.clk_offset = 3,
	.has_unre_flag = true,
841
	.has_alt_cmd = false,
842
	.has_hold_field = false,
N
Nikolaus Voss 已提交
843 844 845 846 847 848
};

static struct at91_twi_pdata at91sam9261_config = {
	.clk_max_div = 5,
	.clk_offset = 4,
	.has_unre_flag = false,
849
	.has_alt_cmd = false,
850
	.has_hold_field = false,
N
Nikolaus Voss 已提交
851 852 853 854 855 856
};

static struct at91_twi_pdata at91sam9260_config = {
	.clk_max_div = 7,
	.clk_offset = 4,
	.has_unre_flag = false,
857
	.has_alt_cmd = false,
858
	.has_hold_field = false,
N
Nikolaus Voss 已提交
859 860 861 862 863 864
};

static struct at91_twi_pdata at91sam9g20_config = {
	.clk_max_div = 7,
	.clk_offset = 4,
	.has_unre_flag = false,
865
	.has_alt_cmd = false,
866
	.has_hold_field = false,
N
Nikolaus Voss 已提交
867 868 869 870 871 872
};

static struct at91_twi_pdata at91sam9g10_config = {
	.clk_max_div = 7,
	.clk_offset = 4,
	.has_unre_flag = false,
873
	.has_alt_cmd = false,
874
	.has_hold_field = false,
N
Nikolaus Voss 已提交
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
};

static const struct platform_device_id at91_twi_devtypes[] = {
	{
		.name = "i2c-at91rm9200",
		.driver_data = (unsigned long) &at91rm9200_config,
	}, {
		.name = "i2c-at91sam9261",
		.driver_data = (unsigned long) &at91sam9261_config,
	}, {
		.name = "i2c-at91sam9260",
		.driver_data = (unsigned long) &at91sam9260_config,
	}, {
		.name = "i2c-at91sam9g20",
		.driver_data = (unsigned long) &at91sam9g20_config,
	}, {
		.name = "i2c-at91sam9g10",
		.driver_data = (unsigned long) &at91sam9g10_config,
	}, {
		/* sentinel */
	}
};

898
#if defined(CONFIG_OF)
899 900 901 902
static struct at91_twi_pdata at91sam9x5_config = {
	.clk_max_div = 7,
	.clk_offset = 4,
	.has_unre_flag = false,
903
	.has_alt_cmd = false,
904 905 906 907 908 909 910 911 912
	.has_hold_field = false,
};

static struct at91_twi_pdata sama5d4_config = {
	.clk_max_div = 7,
	.clk_offset = 4,
	.has_unre_flag = false,
	.has_alt_cmd = false,
	.has_hold_field = true,
913 914 915 916
};

static struct at91_twi_pdata sama5d2_config = {
	.clk_max_div = 7,
917
	.clk_offset = 3,
918 919
	.has_unre_flag = true,
	.has_alt_cmd = true,
920
	.has_hold_field = true,
921 922
};

923 924
static const struct of_device_id atmel_twi_dt_ids[] = {
	{
925 926 927
		.compatible = "atmel,at91rm9200-i2c",
		.data = &at91rm9200_config,
	} , {
928 929
		.compatible = "atmel,at91sam9260-i2c",
		.data = &at91sam9260_config,
930 931 932
	} , {
		.compatible = "atmel,at91sam9261-i2c",
		.data = &at91sam9261_config,
933 934 935 936 937 938 939 940 941
	} , {
		.compatible = "atmel,at91sam9g20-i2c",
		.data = &at91sam9g20_config,
	} , {
		.compatible = "atmel,at91sam9g10-i2c",
		.data = &at91sam9g10_config,
	}, {
		.compatible = "atmel,at91sam9x5-i2c",
		.data = &at91sam9x5_config,
942 943 944
	}, {
		.compatible = "atmel,sama5d4-i2c",
		.data = &sama5d4_config,
945 946 947
	}, {
		.compatible = "atmel,sama5d2-i2c",
		.data = &sama5d2_config,
948 949 950 951 952 953 954
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(of, atmel_twi_dt_ids);
#endif

955
static int at91_twi_configure_dma(struct at91_twi_dev *dev, u32 phy_addr)
L
Ludovic Desroches 已提交
956 957 958 959
{
	int ret = 0;
	struct dma_slave_config slave_config;
	struct at91_twi_dma *dma = &dev->dma;
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
	enum dma_slave_buswidth addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;

	/*
	 * The actual width of the access will be chosen in
	 * dmaengine_prep_slave_sg():
	 * for each buffer in the scatter-gather list, if its size is aligned
	 * to addr_width then addr_width accesses will be performed to transfer
	 * the buffer. On the other hand, if the buffer size is not aligned to
	 * addr_width then the buffer is transferred using single byte accesses.
	 * Please refer to the Atmel eXtended DMA controller driver.
	 * When FIFOs are used, the TXRDYM threshold can always be set to
	 * trigger the XDMAC when at least 4 data can be written into the TX
	 * FIFO, even if single byte accesses are performed.
	 * However the RXRDYM threshold must be set to fit the access width,
	 * deduced from buffer length, so the XDMAC is triggered properly to
	 * read data from the RX FIFO.
	 */
	if (dev->fifo_size)
		addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
L
Ludovic Desroches 已提交
979 980 981

	memset(&slave_config, 0, sizeof(slave_config));
	slave_config.src_addr = (dma_addr_t)phy_addr + AT91_TWI_RHR;
982
	slave_config.src_addr_width = addr_width;
L
Ludovic Desroches 已提交
983 984
	slave_config.src_maxburst = 1;
	slave_config.dst_addr = (dma_addr_t)phy_addr + AT91_TWI_THR;
985
	slave_config.dst_addr_width = addr_width;
L
Ludovic Desroches 已提交
986 987 988
	slave_config.dst_maxburst = 1;
	slave_config.device_fc = false;

989 990 991 992
	dma->chan_tx = dma_request_slave_channel_reason(dev->dev, "tx");
	if (IS_ERR(dma->chan_tx)) {
		ret = PTR_ERR(dma->chan_tx);
		dma->chan_tx = NULL;
993 994 995
		goto error;
	}

996 997 998 999
	dma->chan_rx = dma_request_slave_channel_reason(dev->dev, "rx");
	if (IS_ERR(dma->chan_rx)) {
		ret = PTR_ERR(dma->chan_rx);
		dma->chan_rx = NULL;
L
Ludovic Desroches 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
		goto error;
	}

	slave_config.direction = DMA_MEM_TO_DEV;
	if (dmaengine_slave_config(dma->chan_tx, &slave_config)) {
		dev_err(dev->dev, "failed to configure tx channel\n");
		ret = -EINVAL;
		goto error;
	}

	slave_config.direction = DMA_DEV_TO_MEM;
	if (dmaengine_slave_config(dma->chan_rx, &slave_config)) {
		dev_err(dev->dev, "failed to configure rx channel\n");
		ret = -EINVAL;
		goto error;
	}

1017
	sg_init_table(dma->sg, 2);
L
Ludovic Desroches 已提交
1018 1019
	dma->buf_mapped = false;
	dma->xfer_in_progress = false;
1020
	dev->use_dma = true;
L
Ludovic Desroches 已提交
1021 1022 1023 1024 1025 1026 1027

	dev_info(dev->dev, "using %s (tx) and %s (rx) for DMA transfers\n",
		 dma_chan_name(dma->chan_tx), dma_chan_name(dma->chan_rx));

	return ret;

error:
1028
	if (ret != -EPROBE_DEFER)
1029
		dev_info(dev->dev, "can't get DMA channel, continue without DMA support\n");
L
Ludovic Desroches 已提交
1030 1031 1032 1033 1034 1035 1036
	if (dma->chan_rx)
		dma_release_channel(dma->chan_rx);
	if (dma->chan_tx)
		dma_release_channel(dma->chan_tx);
	return ret;
}

1037
static struct at91_twi_pdata *at91_twi_get_driver_data(
1038 1039 1040 1041 1042 1043 1044
					struct platform_device *pdev)
{
	if (pdev->dev.of_node) {
		const struct of_device_id *match;
		match = of_match_node(atmel_twi_dt_ids, pdev->dev.of_node);
		if (!match)
			return NULL;
1045
		return (struct at91_twi_pdata *)match->data;
1046 1047 1048 1049
	}
	return (struct at91_twi_pdata *) platform_get_device_id(pdev)->driver_data;
}

1050
static int at91_twi_probe(struct platform_device *pdev)
N
Nikolaus Voss 已提交
1051 1052 1053 1054
{
	struct at91_twi_dev *dev;
	struct resource *mem;
	int rc;
L
Ludovic Desroches 已提交
1055
	u32 phy_addr;
1056
	u32 bus_clk_rate;
N
Nikolaus Voss 已提交
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066

	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
	init_completion(&dev->cmd_complete);
	dev->dev = &pdev->dev;

	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!mem)
		return -ENODEV;
L
Ludovic Desroches 已提交
1067
	phy_addr = mem->start;
N
Nikolaus Voss 已提交
1068 1069 1070 1071 1072

	dev->pdata = at91_twi_get_driver_data(pdev);
	if (!dev->pdata)
		return -ENODEV;

1073 1074 1075
	dev->base = devm_ioremap_resource(&pdev->dev, mem);
	if (IS_ERR(dev->base))
		return PTR_ERR(dev->base);
N
Nikolaus Voss 已提交
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094

	dev->irq = platform_get_irq(pdev, 0);
	if (dev->irq < 0)
		return dev->irq;

	rc = devm_request_irq(&pdev->dev, dev->irq, atmel_twi_interrupt, 0,
			 dev_name(dev->dev), dev);
	if (rc) {
		dev_err(dev->dev, "Cannot get irq %d: %d\n", dev->irq, rc);
		return rc;
	}

	platform_set_drvdata(pdev, dev);

	dev->clk = devm_clk_get(dev->dev, NULL);
	if (IS_ERR(dev->clk)) {
		dev_err(dev->dev, "no clock defined\n");
		return -ENODEV;
	}
1095 1096 1097
	rc = clk_prepare_enable(dev->clk);
	if (rc)
		return rc;
N
Nikolaus Voss 已提交
1098

1099
	if (dev->dev->of_node) {
1100
		rc = at91_twi_configure_dma(dev, phy_addr);
1101 1102
		if (rc == -EPROBE_DEFER) {
			clk_disable_unprepare(dev->clk);
1103
			return rc;
1104
		}
L
Ludovic Desroches 已提交
1105 1106
	}

1107 1108 1109 1110 1111
	if (!of_property_read_u32(pdev->dev.of_node, "atmel,fifo-size",
				  &dev->fifo_size)) {
		dev_info(dev->dev, "Using FIFO (%u data)\n", dev->fifo_size);
	}

1112 1113 1114 1115 1116 1117
	rc = of_property_read_u32(dev->dev->of_node, "clock-frequency",
			&bus_clk_rate);
	if (rc)
		bus_clk_rate = DEFAULT_TWI_CLK_HZ;

	at91_calc_twi_clock(dev, bus_clk_rate);
N
Nikolaus Voss 已提交
1118 1119 1120 1121 1122
	at91_init_twi_bus(dev);

	snprintf(dev->adapter.name, sizeof(dev->adapter.name), "AT91");
	i2c_set_adapdata(&dev->adapter, dev);
	dev->adapter.owner = THIS_MODULE;
1123
	dev->adapter.class = I2C_CLASS_DEPRECATED;
N
Nikolaus Voss 已提交
1124
	dev->adapter.algo = &at91_twi_algorithm;
1125
	dev->adapter.quirks = &at91_twi_quirks;
N
Nikolaus Voss 已提交
1126 1127 1128
	dev->adapter.dev.parent = dev->dev;
	dev->adapter.nr = pdev->id;
	dev->adapter.timeout = AT91_I2C_TIMEOUT;
1129
	dev->adapter.dev.of_node = pdev->dev.of_node;
N
Nikolaus Voss 已提交
1130

1131 1132 1133 1134 1135
	pm_runtime_set_autosuspend_delay(dev->dev, AUTOSUSPEND_TIMEOUT);
	pm_runtime_use_autosuspend(dev->dev);
	pm_runtime_set_active(dev->dev);
	pm_runtime_enable(dev->dev);

N
Nikolaus Voss 已提交
1136 1137 1138
	rc = i2c_add_numbered_adapter(&dev->adapter);
	if (rc) {
		clk_disable_unprepare(dev->clk);
1139 1140 1141 1142

		pm_runtime_disable(dev->dev);
		pm_runtime_set_suspended(dev->dev);

N
Nikolaus Voss 已提交
1143 1144 1145
		return rc;
	}

1146 1147
	dev_info(dev->dev, "AT91 i2c bus driver (hw version: %#x).\n",
		 at91_twi_read(dev, AT91_TWI_VER));
N
Nikolaus Voss 已提交
1148 1149 1150
	return 0;
}

1151
static int at91_twi_remove(struct platform_device *pdev)
N
Nikolaus Voss 已提交
1152 1153 1154
{
	struct at91_twi_dev *dev = platform_get_drvdata(pdev);

1155
	i2c_del_adapter(&dev->adapter);
N
Nikolaus Voss 已提交
1156 1157
	clk_disable_unprepare(dev->clk);

1158 1159 1160
	pm_runtime_disable(dev->dev);
	pm_runtime_set_suspended(dev->dev);

1161
	return 0;
N
Nikolaus Voss 已提交
1162 1163 1164 1165 1166 1167 1168 1169
}

#ifdef CONFIG_PM

static int at91_twi_runtime_suspend(struct device *dev)
{
	struct at91_twi_dev *twi_dev = dev_get_drvdata(dev);

1170
	clk_disable_unprepare(twi_dev->clk);
N
Nikolaus Voss 已提交
1171

W
Wenyou Yang 已提交
1172 1173
	pinctrl_pm_select_sleep_state(dev);

N
Nikolaus Voss 已提交
1174 1175 1176 1177 1178 1179 1180
	return 0;
}

static int at91_twi_runtime_resume(struct device *dev)
{
	struct at91_twi_dev *twi_dev = dev_get_drvdata(dev);

W
Wenyou Yang 已提交
1181 1182
	pinctrl_pm_select_default_state(dev);

1183
	return clk_prepare_enable(twi_dev->clk);
N
Nikolaus Voss 已提交
1184 1185
}

W
Wenyou Yang 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
static int at91_twi_suspend_noirq(struct device *dev)
{
	if (!pm_runtime_status_suspended(dev))
		at91_twi_runtime_suspend(dev);

	return 0;
}

static int at91_twi_resume_noirq(struct device *dev)
{
1196
	struct at91_twi_dev *twi_dev = dev_get_drvdata(dev);
W
Wenyou Yang 已提交
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
	int ret;

	if (!pm_runtime_status_suspended(dev)) {
		ret = at91_twi_runtime_resume(dev);
		if (ret)
			return ret;
	}

	pm_runtime_mark_last_busy(dev);
	pm_request_autosuspend(dev);

1208 1209
	at91_init_twi_bus(twi_dev);

W
Wenyou Yang 已提交
1210 1211 1212
	return 0;
}

N
Nikolaus Voss 已提交
1213
static const struct dev_pm_ops at91_twi_pm = {
W
Wenyou Yang 已提交
1214 1215
	.suspend_noirq	= at91_twi_suspend_noirq,
	.resume_noirq	= at91_twi_resume_noirq,
N
Nikolaus Voss 已提交
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	.runtime_suspend	= at91_twi_runtime_suspend,
	.runtime_resume		= at91_twi_runtime_resume,
};

#define at91_twi_pm_ops (&at91_twi_pm)
#else
#define at91_twi_pm_ops NULL
#endif

static struct platform_driver at91_twi_driver = {
	.probe		= at91_twi_probe,
1227
	.remove		= at91_twi_remove,
N
Nikolaus Voss 已提交
1228 1229 1230
	.id_table	= at91_twi_devtypes,
	.driver		= {
		.name	= "at91_i2c",
1231
		.of_match_table = of_match_ptr(atmel_twi_dt_ids),
N
Nikolaus Voss 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
		.pm	= at91_twi_pm_ops,
	},
};

static int __init at91_twi_init(void)
{
	return platform_driver_register(&at91_twi_driver);
}

static void __exit at91_twi_exit(void)
{
	platform_driver_unregister(&at91_twi_driver);
}

subsys_initcall(at91_twi_init);
module_exit(at91_twi_exit);

MODULE_AUTHOR("Nikolaus Voss <n.voss@weinmann.de>");
MODULE_DESCRIPTION("I2C (TWI) driver for Atmel AT91");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:at91_i2c");