config.c 3.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/***************************************************************************/

/*
 *	linux/arch/m68knommu/platform/5407/config.c
 *
 *	Copyright (C) 1999-2002, Greg Ungerer (gerg@snapgear.com)
 *	Copyright (C) 2000, Lineo (www.lineo.com)
 */

/***************************************************************************/

#include <linux/kernel.h>
#include <linux/param.h>
#include <linux/init.h>
15
#include <linux/io.h>
L
Linus Torvalds 已提交
16 17 18
#include <asm/machdep.h>
#include <asm/coldfire.h>
#include <asm/mcfsim.h>
19
#include <asm/mcfuart.h>
L
Linus Torvalds 已提交
20 21 22

/***************************************************************************/

23 24
static struct mcf_platform_uart m5407_uart_platform[] = {
	{
25 26
		.mapbase	= MCFUART_BASE0,
		.irq		= MCF_IRQ_UART0,
27 28
	},
	{
29 30
		.mapbase 	= MCFUART_BASE1,
		.irq		= MCF_IRQ_UART1,
31 32 33 34 35 36 37 38
	},
	{ },
};

static struct platform_device m5407_uart = {
	.name			= "mcfuart",
	.id			= 0,
	.dev.platform_data	= m5407_uart_platform,
L
Linus Torvalds 已提交
39 40
};

41 42 43 44 45 46 47 48
static struct platform_device *m5407_devices[] __initdata = {
	&m5407_uart,
};

/***************************************************************************/

static void __init m5407_uarts_init(void)
{
49 50 51 52
	/* UART0 interrupt setup */
	writeb(MCFSIM_ICR_LEVEL6 | MCFSIM_ICR_PRI1, MCF_MBAR + MCFSIM_UART1ICR);
	writeb(MCF_IRQ_UART0, MCFUART_BASE0 + MCFUART_UIVR);
	mcf_mapirq2imr(MCF_IRQ_UART0, MCFINTC_UART0);
53

54 55 56 57
	/* UART1 interrupt setup */
	writeb(MCFSIM_ICR_LEVEL6 | MCFSIM_ICR_PRI2, MCF_MBAR + MCFSIM_UART2ICR);
	writeb(MCF_IRQ_UART1, MCFUART_BASE1 + MCFUART_UIVR);
	mcf_mapirq2imr(MCF_IRQ_UART1, MCFINTC_UART1);
58
}
L
Linus Torvalds 已提交
59 60 61

/***************************************************************************/

62
static void __init m5407_timers_init(void)
L
Linus Torvalds 已提交
63
{
64 65 66
	/* Timer1 is always used as system timer */
	writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL6 | MCFSIM_ICR_PRI3,
		MCF_MBAR + MCFSIM_TIMER1ICR);
67
	mcf_mapirq2imr(MCF_IRQ_TIMER, MCFINTC_TIMER1);
68 69 70 71 72

#ifdef CONFIG_HIGHPROFILE
	/* Timer2 is to be used as a high speed profile timer  */
	writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL7 | MCFSIM_ICR_PRI3,
		MCF_MBAR + MCFSIM_TIMER2ICR);
73
	mcf_mapirq2imr(MCF_IRQ_PROFILER, MCFINTC_TIMER2);
74
#endif
L
Linus Torvalds 已提交
75 76 77 78
}

/***************************************************************************/

79 80 81 82 83 84 85 86 87 88 89
void m5407_cpu_reset(void)
{
	local_irq_disable();
	/* set watchdog to soft reset, and enabled */
	__raw_writeb(0xc0, MCF_MBAR + MCFSIM_SYPCR);
	for (;;)
		/* wait for watchdog to timeout */;
}

/***************************************************************************/

90
void __init config_BSP(char *commandp, int size)
L
Linus Torvalds 已提交
91
{
92
	mach_reset = m5407_cpu_reset;
93
	mach_sched_init = hw_timer_init;
94
	m5407_timers_init();
95 96 97 98 99 100 101
	m5407_uarts_init();

	/* Only support the external interrupts on their primary level */
	mcf_mapirq2imr(25, MCFINTC_EINT1);
	mcf_mapirq2imr(27, MCFINTC_EINT3);
	mcf_mapirq2imr(29, MCFINTC_EINT5);
	mcf_mapirq2imr(31, MCFINTC_EINT7);
L
Linus Torvalds 已提交
102 103 104
}

/***************************************************************************/
105 106 107 108 109 110 111 112 113 114

static int __init init_BSP(void)
{
	platform_add_devices(m5407_devices, ARRAY_SIZE(m5407_devices));
	return 0;
}

arch_initcall(init_BSP);

/***************************************************************************/