wm_adsp.c 43.7 KB
Newer Older
M
Mark Brown 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * wm_adsp.c  --  Wolfson ADSP support
 *
 * Copyright 2012 Wolfson Microelectronics plc
 *
 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/firmware.h>
18
#include <linux/list.h>
M
Mark Brown 已提交
19 20 21
#include <linux/pm.h>
#include <linux/pm_runtime.h>
#include <linux/regmap.h>
M
Mark Brown 已提交
22
#include <linux/regulator/consumer.h>
M
Mark Brown 已提交
23
#include <linux/slab.h>
24
#include <linux/vmalloc.h>
25
#include <linux/workqueue.h>
M
Mark Brown 已提交
26 27 28 29 30 31 32 33 34 35
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/soc.h>
#include <sound/jack.h>
#include <sound/initval.h>
#include <sound/tlv.h>

#include <linux/mfd/arizona/registers.h>

36
#include "arizona.h"
M
Mark Brown 已提交
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
#include "wm_adsp.h"

#define adsp_crit(_dsp, fmt, ...) \
	dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_err(_dsp, fmt, ...) \
	dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_warn(_dsp, fmt, ...) \
	dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_info(_dsp, fmt, ...) \
	dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
#define adsp_dbg(_dsp, fmt, ...) \
	dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)

#define ADSP1_CONTROL_1                   0x00
#define ADSP1_CONTROL_2                   0x02
#define ADSP1_CONTROL_3                   0x03
#define ADSP1_CONTROL_4                   0x04
#define ADSP1_CONTROL_5                   0x06
#define ADSP1_CONTROL_6                   0x07
#define ADSP1_CONTROL_7                   0x08
#define ADSP1_CONTROL_8                   0x09
#define ADSP1_CONTROL_9                   0x0A
#define ADSP1_CONTROL_10                  0x0B
#define ADSP1_CONTROL_11                  0x0C
#define ADSP1_CONTROL_12                  0x0D
#define ADSP1_CONTROL_13                  0x0F
#define ADSP1_CONTROL_14                  0x10
#define ADSP1_CONTROL_15                  0x11
#define ADSP1_CONTROL_16                  0x12
#define ADSP1_CONTROL_17                  0x13
#define ADSP1_CONTROL_18                  0x14
#define ADSP1_CONTROL_19                  0x16
#define ADSP1_CONTROL_20                  0x17
#define ADSP1_CONTROL_21                  0x18
#define ADSP1_CONTROL_22                  0x1A
#define ADSP1_CONTROL_23                  0x1B
#define ADSP1_CONTROL_24                  0x1C
#define ADSP1_CONTROL_25                  0x1E
#define ADSP1_CONTROL_26                  0x20
#define ADSP1_CONTROL_27                  0x21
#define ADSP1_CONTROL_28                  0x22
#define ADSP1_CONTROL_29                  0x23
#define ADSP1_CONTROL_30                  0x24
#define ADSP1_CONTROL_31                  0x26

/*
 * ADSP1 Control 19
 */
#define ADSP1_WDMA_BUFFER_LENGTH_MASK     0x00FF  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT         0  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH         8  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */


/*
 * ADSP1 Control 30
 */
#define ADSP1_DBG_CLK_ENA                 0x0008  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_MASK            0x0008  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_SHIFT                3  /* DSP1_DBG_CLK_ENA */
#define ADSP1_DBG_CLK_ENA_WIDTH                1  /* DSP1_DBG_CLK_ENA */
#define ADSP1_SYS_ENA                     0x0004  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_MASK                0x0004  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_SHIFT                    2  /* DSP1_SYS_ENA */
#define ADSP1_SYS_ENA_WIDTH                    1  /* DSP1_SYS_ENA */
#define ADSP1_CORE_ENA                    0x0002  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_MASK               0x0002  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_SHIFT                   1  /* DSP1_CORE_ENA */
#define ADSP1_CORE_ENA_WIDTH                   1  /* DSP1_CORE_ENA */
#define ADSP1_START                       0x0001  /* DSP1_START */
#define ADSP1_START_MASK                  0x0001  /* DSP1_START */
#define ADSP1_START_SHIFT                      0  /* DSP1_START */
#define ADSP1_START_WIDTH                      1  /* DSP1_START */

110 111 112 113 114 115 116
/*
 * ADSP1 Control 31
 */
#define ADSP1_CLK_SEL_MASK                0x0007  /* CLK_SEL_ENA */
#define ADSP1_CLK_SEL_SHIFT                    0  /* CLK_SEL_ENA */
#define ADSP1_CLK_SEL_WIDTH                    3  /* CLK_SEL_ENA */

117 118 119 120 121 122
#define ADSP2_CONTROL        0x0
#define ADSP2_CLOCKING       0x1
#define ADSP2_STATUS1        0x4
#define ADSP2_WDMA_CONFIG_1 0x30
#define ADSP2_WDMA_CONFIG_2 0x31
#define ADSP2_RDMA_CONFIG_1 0x34
M
Mark Brown 已提交
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144

/*
 * ADSP2 Control
 */

#define ADSP2_MEM_ENA                     0x0010  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_MASK                0x0010  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_SHIFT                    4  /* DSP1_MEM_ENA */
#define ADSP2_MEM_ENA_WIDTH                    1  /* DSP1_MEM_ENA */
#define ADSP2_SYS_ENA                     0x0004  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_MASK                0x0004  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_SHIFT                    2  /* DSP1_SYS_ENA */
#define ADSP2_SYS_ENA_WIDTH                    1  /* DSP1_SYS_ENA */
#define ADSP2_CORE_ENA                    0x0002  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_MASK               0x0002  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_SHIFT                   1  /* DSP1_CORE_ENA */
#define ADSP2_CORE_ENA_WIDTH                   1  /* DSP1_CORE_ENA */
#define ADSP2_START                       0x0001  /* DSP1_START */
#define ADSP2_START_MASK                  0x0001  /* DSP1_START */
#define ADSP2_START_SHIFT                      0  /* DSP1_START */
#define ADSP2_START_WIDTH                      1  /* DSP1_START */

M
Mark Brown 已提交
145 146 147 148 149 150 151
/*
 * ADSP2 clocking
 */
#define ADSP2_CLK_SEL_MASK                0x0007  /* CLK_SEL_ENA */
#define ADSP2_CLK_SEL_SHIFT                    0  /* CLK_SEL_ENA */
#define ADSP2_CLK_SEL_WIDTH                    3  /* CLK_SEL_ENA */

M
Mark Brown 已提交
152 153 154 155 156 157 158 159
/*
 * ADSP2 Status 1
 */
#define ADSP2_RAM_RDY                     0x0001
#define ADSP2_RAM_RDY_MASK                0x0001
#define ADSP2_RAM_RDY_SHIFT                    0
#define ADSP2_RAM_RDY_WIDTH                    1

160 161 162 163 164 165 166 167 168 169 170 171 172
struct wm_adsp_buf {
	struct list_head list;
	void *buf;
};

static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
					     struct list_head *list)
{
	struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);

	if (buf == NULL)
		return NULL;

173
	buf->buf = vmalloc(len);
174
	if (!buf->buf) {
175
		vfree(buf);
176 177
		return NULL;
	}
178
	memcpy(buf->buf, src, len);
179 180 181 182 183 184 185 186 187 188 189 190 191 192

	if (list)
		list_add_tail(&buf->list, list);

	return buf;
}

static void wm_adsp_buf_free(struct list_head *list)
{
	while (!list_empty(list)) {
		struct wm_adsp_buf *buf = list_first_entry(list,
							   struct wm_adsp_buf,
							   list);
		list_del(&buf->list);
193
		vfree(buf->buf);
194 195 196 197
		kfree(buf);
	}
}

198
#define WM_ADSP_NUM_FW 4
199

200 201 202 203 204
#define WM_ADSP_FW_MBC_VSS 0
#define WM_ADSP_FW_TX      1
#define WM_ADSP_FW_TX_SPK  2
#define WM_ADSP_FW_RX_ANC  3

205
static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
206 207 208 209
	[WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
	[WM_ADSP_FW_TX] =      "Tx",
	[WM_ADSP_FW_TX_SPK] =  "Tx Speaker",
	[WM_ADSP_FW_RX_ANC] =  "Rx ANC",
210 211 212 213 214
};

static struct {
	const char *file;
} wm_adsp_fw[WM_ADSP_NUM_FW] = {
215 216 217 218
	[WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
	[WM_ADSP_FW_TX] =      { .file = "tx" },
	[WM_ADSP_FW_TX_SPK] =  { .file = "tx-spk" },
	[WM_ADSP_FW_RX_ANC] =  { .file = "rx-anc" },
219 220
};

221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
struct wm_coeff_ctl_ops {
	int (*xget)(struct snd_kcontrol *kcontrol,
		    struct snd_ctl_elem_value *ucontrol);
	int (*xput)(struct snd_kcontrol *kcontrol,
		    struct snd_ctl_elem_value *ucontrol);
	int (*xinfo)(struct snd_kcontrol *kcontrol,
		     struct snd_ctl_elem_info *uinfo);
};

struct wm_coeff_ctl {
	const char *name;
	struct wm_adsp_alg_region region;
	struct wm_coeff_ctl_ops ops;
	struct wm_adsp *adsp;
	void *private;
	unsigned int enabled:1;
	struct list_head list;
	void *cache;
	size_t len;
240
	unsigned int set:1;
241 242 243
	struct snd_kcontrol *kcontrol;
};

244 245 246
static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
			  struct snd_ctl_elem_value *ucontrol)
{
247
	struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
248 249 250 251 252 253 254 255 256 257 258
	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
	struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);

	ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;

	return 0;
}

static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
			  struct snd_ctl_elem_value *ucontrol)
{
259
	struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
260 261 262 263 264 265 266 267 268 269 270 271
	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
	struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);

	if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
		return 0;

	if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
		return -EINVAL;

	if (adsp[e->shift_l].running)
		return -EBUSY;

272
	adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
273 274 275 276 277 278 279 280 281 282 283

	return 0;
}

static const struct soc_enum wm_adsp_fw_enum[] = {
	SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
	SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
};

284
const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
285 286 287 288 289 290
	SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
		     wm_adsp_fw_get, wm_adsp_fw_put),
	SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
		     wm_adsp_fw_get, wm_adsp_fw_put),
	SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
		     wm_adsp_fw_get, wm_adsp_fw_put),
291 292 293 294 295
};
EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);

#if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
static const struct soc_enum wm_adsp2_rate_enum[] = {
296 297 298 299 300 301 302 303 304 305 306 307
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
308
	SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
309 310 311 312 313
			      ARIZONA_DSP1_RATE_SHIFT, 0xf,
			      ARIZONA_RATE_ENUM_SIZE,
			      arizona_rate_text, arizona_rate_val),
};

314
const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
315 316
	SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
		     wm_adsp_fw_get, wm_adsp_fw_put),
317
	SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
318 319
	SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
		     wm_adsp_fw_get, wm_adsp_fw_put),
320
	SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
321 322
	SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
		     wm_adsp_fw_get, wm_adsp_fw_put),
323
	SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
324 325
	SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
		     wm_adsp_fw_get, wm_adsp_fw_put),
326
	SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
327
};
328 329
EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
#endif
M
Mark Brown 已提交
330 331 332 333 334 335 336 337 338 339 340 341 342

static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
							int type)
{
	int i;

	for (i = 0; i < dsp->num_mems; i++)
		if (dsp->mem[i].type == type)
			return &dsp->mem[i];

	return NULL;
}

343 344 345
static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
					  unsigned int offset)
{
346 347
	if (WARN_ON(!region))
		return offset;
348 349 350 351 352 353 354 355 356 357 358 359
	switch (region->type) {
	case WMFW_ADSP1_PM:
		return region->base + (offset * 3);
	case WMFW_ADSP1_DM:
		return region->base + (offset * 2);
	case WMFW_ADSP2_XM:
		return region->base + (offset * 2);
	case WMFW_ADSP2_YM:
		return region->base + (offset * 2);
	case WMFW_ADSP1_ZM:
		return region->base + (offset * 2);
	default:
360
		WARN(1, "Unknown memory region type");
361 362 363 364
		return offset;
	}
}

365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
static int wm_coeff_info(struct snd_kcontrol *kcontrol,
			 struct snd_ctl_elem_info *uinfo)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;

	uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
	uinfo->count = ctl->len;
	return 0;
}

static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
				  const void *buf, size_t len)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
	struct wm_adsp_alg_region *region = &ctl->region;
	const struct wm_adsp_region *mem;
	struct wm_adsp *adsp = ctl->adsp;
	void *scratch;
	int ret;
	unsigned int reg;

	mem = wm_adsp_find_region(adsp, region->type);
	if (!mem) {
		adsp_err(adsp, "No base for region %x\n",
			 region->type);
		return -EINVAL;
	}

	reg = ctl->region.base;
	reg = wm_adsp_region_to_reg(mem, reg);

	scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
	if (!scratch)
		return -ENOMEM;

400
	ret = regmap_raw_write(adsp->regmap, reg, scratch,
401 402
			       ctl->len);
	if (ret) {
403 404
		adsp_err(adsp, "Failed to write %zu bytes to %x: %d\n",
			 ctl->len, reg, ret);
405 406 407
		kfree(scratch);
		return ret;
	}
408
	adsp_dbg(adsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
409 410 411 412 413 414 415 416 417 418 419 420 421 422

	kfree(scratch);

	return 0;
}

static int wm_coeff_put(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
	char *p = ucontrol->value.bytes.data;

	memcpy(ctl->cache, p, ctl->len);

423 424
	ctl->set = 1;
	if (!ctl->enabled)
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
		return 0;

	return wm_coeff_write_control(kcontrol, p, ctl->len);
}

static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
				 void *buf, size_t len)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
	struct wm_adsp_alg_region *region = &ctl->region;
	const struct wm_adsp_region *mem;
	struct wm_adsp *adsp = ctl->adsp;
	void *scratch;
	int ret;
	unsigned int reg;

	mem = wm_adsp_find_region(adsp, region->type);
	if (!mem) {
		adsp_err(adsp, "No base for region %x\n",
			 region->type);
		return -EINVAL;
	}

	reg = ctl->region.base;
	reg = wm_adsp_region_to_reg(mem, reg);

	scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
	if (!scratch)
		return -ENOMEM;

455
	ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
456
	if (ret) {
457 458
		adsp_err(adsp, "Failed to read %zu bytes from %x: %d\n",
			 ctl->len, reg, ret);
459 460 461
		kfree(scratch);
		return ret;
	}
462
	adsp_dbg(adsp, "Read %zu bytes from %x\n", ctl->len, reg);
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480

	memcpy(buf, scratch, ctl->len);
	kfree(scratch);

	return 0;
}

static int wm_coeff_get(struct snd_kcontrol *kcontrol,
			struct snd_ctl_elem_value *ucontrol)
{
	struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
	char *p = ucontrol->value.bytes.data;

	memcpy(p, ctl->cache, ctl->len);
	return 0;
}

struct wmfw_ctl_work {
481
	struct wm_adsp *adsp;
482 483 484 485
	struct wm_coeff_ctl *ctl;
	struct work_struct work;
};

486
static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
487 488 489 490
{
	struct snd_kcontrol_new *kcontrol;
	int ret;

491
	if (!ctl || !ctl->name)
492 493 494 495 496 497 498 499 500 501 502 503 504
		return -EINVAL;

	kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
	if (!kcontrol)
		return -ENOMEM;
	kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;

	kcontrol->name = ctl->name;
	kcontrol->info = wm_coeff_info;
	kcontrol->get = wm_coeff_get;
	kcontrol->put = wm_coeff_put;
	kcontrol->private_value = (unsigned long)ctl;

505
	ret = snd_soc_add_card_controls(adsp->card,
506
					kcontrol, 1);
507 508 509 510 511
	if (ret < 0)
		goto err_kcontrol;

	kfree(kcontrol);

512
	ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
513 514 515
						  ctl->name);

	list_add(&ctl->list, &adsp->ctl_list);
516 517 518 519 520 521 522
	return 0;

err_kcontrol:
	kfree(kcontrol);
	return ret;
}

M
Mark Brown 已提交
523 524
static int wm_adsp_load(struct wm_adsp *dsp)
{
525
	LIST_HEAD(buf_list);
M
Mark Brown 已提交
526 527 528 529 530 531 532 533 534 535 536
	const struct firmware *firmware;
	struct regmap *regmap = dsp->regmap;
	unsigned int pos = 0;
	const struct wmfw_header *header;
	const struct wmfw_adsp1_sizes *adsp1_sizes;
	const struct wmfw_adsp2_sizes *adsp2_sizes;
	const struct wmfw_footer *footer;
	const struct wmfw_region *region;
	const struct wm_adsp_region *mem;
	const char *region_name;
	char *file, *text;
537
	struct wm_adsp_buf *buf;
M
Mark Brown 已提交
538 539 540 541 542 543 544 545
	unsigned int reg;
	int regions = 0;
	int ret, offset, type, sizes;

	file = kzalloc(PAGE_SIZE, GFP_KERNEL);
	if (file == NULL)
		return -ENOMEM;

546 547
	snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
		 wm_adsp_fw[dsp->fw].file);
M
Mark Brown 已提交
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
	file[PAGE_SIZE - 1] = '\0';

	ret = request_firmware(&firmware, file, dsp->dev);
	if (ret != 0) {
		adsp_err(dsp, "Failed to request '%s'\n", file);
		goto out;
	}
	ret = -EINVAL;

	pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
	if (pos >= firmware->size) {
		adsp_err(dsp, "%s: file too short, %zu bytes\n",
			 file, firmware->size);
		goto out_fw;
	}

	header = (void*)&firmware->data[0];

	if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
		adsp_err(dsp, "%s: invalid magic\n", file);
		goto out_fw;
	}

	if (header->ver != 0) {
		adsp_err(dsp, "%s: unknown file format %d\n",
			 file, header->ver);
		goto out_fw;
	}
576
	adsp_info(dsp, "Firmware version: %d\n", header->ver);
M
Mark Brown 已提交
577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610

	if (header->core != dsp->type) {
		adsp_err(dsp, "%s: invalid core %d != %d\n",
			 file, header->core, dsp->type);
		goto out_fw;
	}

	switch (dsp->type) {
	case WMFW_ADSP1:
		pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
		adsp1_sizes = (void *)&(header[1]);
		footer = (void *)&(adsp1_sizes[1]);
		sizes = sizeof(*adsp1_sizes);

		adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
			 file, le32_to_cpu(adsp1_sizes->dm),
			 le32_to_cpu(adsp1_sizes->pm),
			 le32_to_cpu(adsp1_sizes->zm));
		break;

	case WMFW_ADSP2:
		pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
		adsp2_sizes = (void *)&(header[1]);
		footer = (void *)&(adsp2_sizes[1]);
		sizes = sizeof(*adsp2_sizes);

		adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
			 file, le32_to_cpu(adsp2_sizes->xm),
			 le32_to_cpu(adsp2_sizes->ym),
			 le32_to_cpu(adsp2_sizes->pm),
			 le32_to_cpu(adsp2_sizes->zm));
		break;

	default:
611
		WARN(1, "Unknown DSP type");
M
Mark Brown 已提交
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
		goto out_fw;
	}

	if (le32_to_cpu(header->len) != sizeof(*header) +
	    sizes + sizeof(*footer)) {
		adsp_err(dsp, "%s: unexpected header length %d\n",
			 file, le32_to_cpu(header->len));
		goto out_fw;
	}

	adsp_dbg(dsp, "%s: timestamp %llu\n", file,
		 le64_to_cpu(footer->timestamp));

	while (pos < firmware->size &&
	       pos - firmware->size > sizeof(*region)) {
		region = (void *)&(firmware->data[pos]);
		region_name = "Unknown";
		reg = 0;
		text = NULL;
		offset = le32_to_cpu(region->offset) & 0xffffff;
		type = be32_to_cpu(region->type) & 0xff;
		mem = wm_adsp_find_region(dsp, type);
		
		switch (type) {
		case WMFW_NAME_TEXT:
			region_name = "Firmware name";
			text = kzalloc(le32_to_cpu(region->len) + 1,
				       GFP_KERNEL);
			break;
		case WMFW_INFO_TEXT:
			region_name = "Information";
			text = kzalloc(le32_to_cpu(region->len) + 1,
				       GFP_KERNEL);
			break;
		case WMFW_ABSOLUTE:
			region_name = "Absolute";
			reg = offset;
			break;
		case WMFW_ADSP1_PM:
			region_name = "PM";
652
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
653 654 655
			break;
		case WMFW_ADSP1_DM:
			region_name = "DM";
656
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
657 658 659
			break;
		case WMFW_ADSP2_XM:
			region_name = "XM";
660
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
661 662 663
			break;
		case WMFW_ADSP2_YM:
			region_name = "YM";
664
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
665 666 667
			break;
		case WMFW_ADSP1_ZM:
			region_name = "ZM";
668
			reg = wm_adsp_region_to_reg(mem, offset);
M
Mark Brown 已提交
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
			break;
		default:
			adsp_warn(dsp,
				  "%s.%d: Unknown region type %x at %d(%x)\n",
				  file, regions, type, pos, pos);
			break;
		}

		adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
			 regions, le32_to_cpu(region->len), offset,
			 region_name);

		if (text) {
			memcpy(text, region->data, le32_to_cpu(region->len));
			adsp_info(dsp, "%s: %s\n", file, text);
			kfree(text);
		}

		if (reg) {
688 689 690 691 692 693 694 695
			buf = wm_adsp_buf_alloc(region->data,
						le32_to_cpu(region->len),
						&buf_list);
			if (!buf) {
				adsp_err(dsp, "Out of memory\n");
				ret = -ENOMEM;
				goto out_fw;
			}
696

697 698 699 700 701 702 703 704 705
			ret = regmap_raw_write_async(regmap, reg, buf->buf,
						     le32_to_cpu(region->len));
			if (ret != 0) {
				adsp_err(dsp,
					"%s.%d: Failed to write %d bytes at %d in %s: %d\n",
					file, regions,
					le32_to_cpu(region->len), offset,
					region_name, ret);
				goto out_fw;
M
Mark Brown 已提交
706 707 708 709 710 711
			}
		}

		pos += le32_to_cpu(region->len) + sizeof(*region);
		regions++;
	}
712 713 714 715 716 717 718

	ret = regmap_async_complete(regmap);
	if (ret != 0) {
		adsp_err(dsp, "Failed to complete async write: %d\n", ret);
		goto out_fw;
	}

M
Mark Brown 已提交
719 720 721 722 723
	if (pos > firmware->size)
		adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
			  file, regions, pos - firmware->size);

out_fw:
724 725
	regmap_async_complete(regmap);
	wm_adsp_buf_free(&buf_list);
M
Mark Brown 已提交
726 727 728 729 730 731 732
	release_firmware(firmware);
out:
	kfree(file);

	return ret;
}

733
static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
734 735 736 737
{
	struct wm_coeff_ctl *ctl;
	int ret;

738
	list_for_each_entry(ctl, &adsp->ctl_list, list) {
739
		if (!ctl->enabled || ctl->set)
740 741 742 743 744 745 746 747 748 749 750
			continue;
		ret = wm_coeff_read_control(ctl->kcontrol,
					    ctl->cache,
					    ctl->len);
		if (ret < 0)
			return ret;
	}

	return 0;
}

751
static int wm_coeff_sync_controls(struct wm_adsp *adsp)
752 753 754 755
{
	struct wm_coeff_ctl *ctl;
	int ret;

756
	list_for_each_entry(ctl, &adsp->ctl_list, list) {
757 758
		if (!ctl->enabled)
			continue;
759
		if (ctl->set) {
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
			ret = wm_coeff_write_control(ctl->kcontrol,
						     ctl->cache,
						     ctl->len);
			if (ret < 0)
				return ret;
		}
	}

	return 0;
}

static void wm_adsp_ctl_work(struct work_struct *work)
{
	struct wmfw_ctl_work *ctl_work = container_of(work,
						      struct wmfw_ctl_work,
						      work);

777
	wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
778 779 780
	kfree(ctl_work);
}

781
static int wm_adsp_create_control(struct wm_adsp *dsp,
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
				  const struct wm_adsp_alg_region *region)

{
	struct wm_coeff_ctl *ctl;
	struct wmfw_ctl_work *ctl_work;
	char *name;
	char *region_name;
	int ret;

	name = kmalloc(PAGE_SIZE, GFP_KERNEL);
	if (!name)
		return -ENOMEM;

	switch (region->type) {
	case WMFW_ADSP1_PM:
		region_name = "PM";
		break;
	case WMFW_ADSP1_DM:
		region_name = "DM";
		break;
	case WMFW_ADSP2_XM:
		region_name = "XM";
		break;
	case WMFW_ADSP2_YM:
		region_name = "YM";
		break;
	case WMFW_ADSP1_ZM:
		region_name = "ZM";
		break;
	default:
812 813
		ret = -EINVAL;
		goto err_name;
814 815 816 817 818
	}

	snprintf(name, PAGE_SIZE, "DSP%d %s %x",
		 dsp->num, region_name, region->alg);

819
	list_for_each_entry(ctl, &dsp->ctl_list,
820 821 822 823
			    list) {
		if (!strcmp(ctl->name, name)) {
			if (!ctl->enabled)
				ctl->enabled = 1;
824
			goto found;
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
		}
	}

	ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
	if (!ctl) {
		ret = -ENOMEM;
		goto err_name;
	}
	ctl->region = *region;
	ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
	if (!ctl->name) {
		ret = -ENOMEM;
		goto err_ctl;
	}
	ctl->enabled = 1;
840
	ctl->set = 0;
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
	ctl->ops.xget = wm_coeff_get;
	ctl->ops.xput = wm_coeff_put;
	ctl->adsp = dsp;

	ctl->len = region->len;
	ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
	if (!ctl->cache) {
		ret = -ENOMEM;
		goto err_ctl_name;
	}

	ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
	if (!ctl_work) {
		ret = -ENOMEM;
		goto err_ctl_cache;
	}

858
	ctl_work->adsp = dsp;
859 860 861 862
	ctl_work->ctl = ctl;
	INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
	schedule_work(&ctl_work->work);

863
found:
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
	kfree(name);

	return 0;

err_ctl_cache:
	kfree(ctl->cache);
err_ctl_name:
	kfree(ctl->name);
err_ctl:
	kfree(ctl);
err_name:
	kfree(name);
	return ret;
}

879 880
static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t algs,
			       unsigned int pos, unsigned int len)
881
{
882 883
	void *alg;
	int ret;
884 885
	__be32 val;

886 887 888
	if (algs == 0) {
		adsp_err(dsp, "No algorithms\n");
		return ERR_PTR(-EINVAL);
889 890
	}

891 892 893 894
	if (algs > 1024) {
		adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
		return ERR_PTR(-EINVAL);
	}
895

896 897 898 899 900 901 902
	/* Read the terminator first to validate the length */
	ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm list end: %d\n",
			ret);
		return ERR_PTR(ret);
	}
903

904 905 906
	if (be32_to_cpu(val) != 0xbedead)
		adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
			  pos + len, be32_to_cpu(val));
907

908 909 910
	alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
	if (!alg)
		return ERR_PTR(-ENOMEM);
911

912 913 914 915 916 917 918
	ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm list: %d\n",
			ret);
		kfree(alg);
		return ERR_PTR(ret);
	}
919

920 921
	return alg;
}
922

923 924 925 926 927 928 929 930 931
static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
{
	struct wmfw_adsp1_id_hdr adsp1_id;
	struct wmfw_adsp1_alg_hdr *adsp1_alg;
	struct wm_adsp_alg_region *region;
	const struct wm_adsp_region *mem;
	unsigned int pos, len;
	size_t algs;
	int i, ret;
932

933 934 935 936 937 938 939 940 941 942 943
	mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
	if (WARN_ON(!mem))
		return -EINVAL;

	ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
			      sizeof(adsp1_id));
	if (ret != 0) {
		adsp_err(dsp, "Failed to read algorithm info: %d\n",
			 ret);
		return ret;
	}
944

945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
	algs = be32_to_cpu(adsp1_id.algs);
	dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
	adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
		  dsp->fw_id,
		  (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
		  (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
		  be32_to_cpu(adsp1_id.fw.ver) & 0xff,
		  algs);

	region = kzalloc(sizeof(*region), GFP_KERNEL);
	if (!region)
		return -ENOMEM;
	region->type = WMFW_ADSP1_ZM;
	region->alg = be32_to_cpu(adsp1_id.fw.id);
	region->base = be32_to_cpu(adsp1_id.zm);
	list_add_tail(&region->list, &dsp->alg_regions);
961

962 963 964 965 966 967 968
	region = kzalloc(sizeof(*region), GFP_KERNEL);
	if (!region)
		return -ENOMEM;
	region->type = WMFW_ADSP1_DM;
	region->alg = be32_to_cpu(adsp1_id.fw.id);
	region->base = be32_to_cpu(adsp1_id.dm);
	list_add_tail(&region->list, &dsp->alg_regions);
969

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
	pos = sizeof(adsp1_id) / 2;
	len = (sizeof(*adsp1_alg) * algs) / 2;

	adsp1_alg = wm_adsp_read_algs(dsp, algs, mem->base + pos, len);
	if (IS_ERR(adsp1_alg))
		return PTR_ERR(adsp1_alg);

	for (i = 0; i < algs; i++) {
		adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
			  i, be32_to_cpu(adsp1_alg[i].alg.id),
			  (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
			  (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
			  be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
			  be32_to_cpu(adsp1_alg[i].dm),
			  be32_to_cpu(adsp1_alg[i].zm));
985 986

		region = kzalloc(sizeof(*region), GFP_KERNEL);
987 988 989 990 991 992 993 994
		if (!region) {
			ret = -ENOMEM;
			goto out;
		}
		region->type = WMFW_ADSP1_DM;
		region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
		region->base = be32_to_cpu(adsp1_alg[i].dm);
		region->len = 0;
995
		list_add_tail(&region->list, &dsp->alg_regions);
996 997 998 999 1000 1001 1002 1003 1004
		if (i + 1 < algs) {
			region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
			region->len -= be32_to_cpu(adsp1_alg[i].dm);
			region->len *= 4;
			wm_adsp_create_control(dsp, region);
		} else {
			adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
				  be32_to_cpu(adsp1_alg[i].alg.id));
		}
1005 1006

		region = kzalloc(sizeof(*region), GFP_KERNEL);
1007 1008 1009 1010 1011 1012 1013 1014
		if (!region) {
			ret = -ENOMEM;
			goto out;
		}
		region->type = WMFW_ADSP1_ZM;
		region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
		region->base = be32_to_cpu(adsp1_alg[i].zm);
		region->len = 0;
1015
		list_add_tail(&region->list, &dsp->alg_regions);
1016 1017 1018 1019 1020 1021 1022 1023 1024
		if (i + 1 < algs) {
			region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
			region->len -= be32_to_cpu(adsp1_alg[i].zm);
			region->len *= 4;
			wm_adsp_create_control(dsp, region);
		} else {
			adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
				  be32_to_cpu(adsp1_alg[i].alg.id));
		}
1025 1026
	}

1027 1028 1029 1030
out:
	kfree(adsp1_alg);
	return ret;
}
1031

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
{
	struct wmfw_adsp2_id_hdr adsp2_id;
	struct wmfw_adsp2_alg_hdr *adsp2_alg;
	struct wm_adsp_alg_region *region;
	const struct wm_adsp_region *mem;
	unsigned int pos, len;
	size_t algs;
	int i, ret;

	mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
	if (WARN_ON(!mem))
1044 1045
		return -EINVAL;

1046 1047
	ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
			      sizeof(adsp2_id));
1048
	if (ret != 0) {
1049 1050
		adsp_err(dsp, "Failed to read algorithm info: %d\n",
			 ret);
1051 1052 1053
		return ret;
	}

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	algs = be32_to_cpu(adsp2_id.algs);
	dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
	adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
		  dsp->fw_id,
		  (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
		  (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
		  be32_to_cpu(adsp2_id.fw.ver) & 0xff,
		  algs);

	region = kzalloc(sizeof(*region), GFP_KERNEL);
	if (!region)
		return -ENOMEM;
	region->type = WMFW_ADSP2_XM;
	region->alg = be32_to_cpu(adsp2_id.fw.id);
	region->base = be32_to_cpu(adsp2_id.xm);
	list_add_tail(&region->list, &dsp->alg_regions);
1070

1071 1072
	region = kzalloc(sizeof(*region), GFP_KERNEL);
	if (!region)
1073
		return -ENOMEM;
1074 1075 1076 1077
	region->type = WMFW_ADSP2_YM;
	region->alg = be32_to_cpu(adsp2_id.fw.id);
	region->base = be32_to_cpu(adsp2_id.ym);
	list_add_tail(&region->list, &dsp->alg_regions);
1078

1079 1080 1081 1082 1083 1084 1085
	region = kzalloc(sizeof(*region), GFP_KERNEL);
	if (!region)
		return -ENOMEM;
	region->type = WMFW_ADSP2_ZM;
	region->alg = be32_to_cpu(adsp2_id.fw.id);
	region->base = be32_to_cpu(adsp2_id.zm);
	list_add_tail(&region->list, &dsp->alg_regions);
1086

1087 1088
	pos = sizeof(adsp2_id) / 2;
	len = (sizeof(*adsp2_alg) * algs) / 2;
1089

1090 1091 1092
	adsp2_alg = wm_adsp_read_algs(dsp, algs, mem->base + pos, len);
	if (IS_ERR(adsp2_alg))
		return PTR_ERR(adsp2_alg);
1093

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
	for (i = 0; i < algs; i++) {
		adsp_info(dsp,
			  "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
			  i, be32_to_cpu(adsp2_alg[i].alg.id),
			  (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
			  (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
			  be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
			  be32_to_cpu(adsp2_alg[i].xm),
			  be32_to_cpu(adsp2_alg[i].ym),
			  be32_to_cpu(adsp2_alg[i].zm));
1104

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
		region = kzalloc(sizeof(*region), GFP_KERNEL);
		if (!region) {
			ret = -ENOMEM;
			goto out;
		}
		region->type = WMFW_ADSP2_XM;
		region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
		region->base = be32_to_cpu(adsp2_alg[i].xm);
		region->len = 0;
		list_add_tail(&region->list, &dsp->alg_regions);
		if (i + 1 < algs) {
			region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
			region->len -= be32_to_cpu(adsp2_alg[i].xm);
			region->len *= 4;
			wm_adsp_create_control(dsp, region);
		} else {
			adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
				  be32_to_cpu(adsp2_alg[i].alg.id));
		}
1124

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
		region = kzalloc(sizeof(*region), GFP_KERNEL);
		if (!region) {
			ret = -ENOMEM;
			goto out;
		}
		region->type = WMFW_ADSP2_YM;
		region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
		region->base = be32_to_cpu(adsp2_alg[i].ym);
		region->len = 0;
		list_add_tail(&region->list, &dsp->alg_regions);
		if (i + 1 < algs) {
			region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
			region->len -= be32_to_cpu(adsp2_alg[i].ym);
			region->len *= 4;
			wm_adsp_create_control(dsp, region);
		} else {
			adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
				  be32_to_cpu(adsp2_alg[i].alg.id));
		}
1144

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
		region = kzalloc(sizeof(*region), GFP_KERNEL);
		if (!region) {
			ret = -ENOMEM;
			goto out;
		}
		region->type = WMFW_ADSP2_ZM;
		region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
		region->base = be32_to_cpu(adsp2_alg[i].zm);
		region->len = 0;
		list_add_tail(&region->list, &dsp->alg_regions);
		if (i + 1 < algs) {
			region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
			region->len -= be32_to_cpu(adsp2_alg[i].zm);
			region->len *= 4;
			wm_adsp_create_control(dsp, region);
		} else {
			adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
				  be32_to_cpu(adsp2_alg[i].alg.id));
1163 1164 1165 1166
		}
	}

out:
1167
	kfree(adsp2_alg);
1168 1169 1170
	return ret;
}

M
Mark Brown 已提交
1171 1172
static int wm_adsp_load_coeff(struct wm_adsp *dsp)
{
1173
	LIST_HEAD(buf_list);
M
Mark Brown 已提交
1174 1175 1176 1177
	struct regmap *regmap = dsp->regmap;
	struct wmfw_coeff_hdr *hdr;
	struct wmfw_coeff_item *blk;
	const struct firmware *firmware;
1178 1179
	const struct wm_adsp_region *mem;
	struct wm_adsp_alg_region *alg_region;
M
Mark Brown 已提交
1180 1181 1182
	const char *region_name;
	int ret, pos, blocks, type, offset, reg;
	char *file;
1183
	struct wm_adsp_buf *buf;
M
Mark Brown 已提交
1184 1185 1186 1187 1188

	file = kzalloc(PAGE_SIZE, GFP_KERNEL);
	if (file == NULL)
		return -ENOMEM;

1189 1190
	snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
		 wm_adsp_fw[dsp->fw].file);
M
Mark Brown 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	file[PAGE_SIZE - 1] = '\0';

	ret = request_firmware(&firmware, file, dsp->dev);
	if (ret != 0) {
		adsp_warn(dsp, "Failed to request '%s'\n", file);
		ret = 0;
		goto out;
	}
	ret = -EINVAL;

	if (sizeof(*hdr) >= firmware->size) {
		adsp_err(dsp, "%s: file too short, %zu bytes\n",
			file, firmware->size);
		goto out_fw;
	}

	hdr = (void*)&firmware->data[0];
	if (memcmp(hdr->magic, "WMDR", 4) != 0) {
		adsp_err(dsp, "%s: invalid magic\n", file);
1210
		goto out_fw;
M
Mark Brown 已提交
1211 1212
	}

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
	switch (be32_to_cpu(hdr->rev) & 0xff) {
	case 1:
		break;
	default:
		adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
			 file, be32_to_cpu(hdr->rev) & 0xff);
		ret = -EINVAL;
		goto out_fw;
	}

M
Mark Brown 已提交
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
		(le32_to_cpu(hdr->ver) >> 16) & 0xff,
		(le32_to_cpu(hdr->ver) >>  8) & 0xff,
		le32_to_cpu(hdr->ver) & 0xff);

	pos = le32_to_cpu(hdr->len);

	blocks = 0;
	while (pos < firmware->size &&
	       pos - firmware->size > sizeof(*blk)) {
		blk = (void*)(&firmware->data[pos]);

1235 1236
		type = le16_to_cpu(blk->type);
		offset = le16_to_cpu(blk->offset);
M
Mark Brown 已提交
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248

		adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
			 file, blocks, le32_to_cpu(blk->id),
			 (le32_to_cpu(blk->ver) >> 16) & 0xff,
			 (le32_to_cpu(blk->ver) >>  8) & 0xff,
			 le32_to_cpu(blk->ver) & 0xff);
		adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
			 file, blocks, le32_to_cpu(blk->len), offset, type);

		reg = 0;
		region_name = "Unknown";
		switch (type) {
1249 1250
		case (WMFW_NAME_TEXT << 8):
		case (WMFW_INFO_TEXT << 8):
M
Mark Brown 已提交
1251
			break;
1252
		case (WMFW_ABSOLUTE << 8):
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
			/*
			 * Old files may use this for global
			 * coefficients.
			 */
			if (le32_to_cpu(blk->id) == dsp->fw_id &&
			    offset == 0) {
				region_name = "global coefficients";
				mem = wm_adsp_find_region(dsp, type);
				if (!mem) {
					adsp_err(dsp, "No ZM\n");
					break;
				}
				reg = wm_adsp_region_to_reg(mem, 0);

			} else {
				region_name = "register";
				reg = offset;
			}
M
Mark Brown 已提交
1271
			break;
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291

		case WMFW_ADSP1_DM:
		case WMFW_ADSP1_ZM:
		case WMFW_ADSP2_XM:
		case WMFW_ADSP2_YM:
			adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
				 file, blocks, le32_to_cpu(blk->len),
				 type, le32_to_cpu(blk->id));

			mem = wm_adsp_find_region(dsp, type);
			if (!mem) {
				adsp_err(dsp, "No base for region %x\n", type);
				break;
			}

			reg = 0;
			list_for_each_entry(alg_region,
					    &dsp->alg_regions, list) {
				if (le32_to_cpu(blk->id) == alg_region->alg &&
				    type == alg_region->type) {
1292
					reg = alg_region->base;
1293 1294
					reg = wm_adsp_region_to_reg(mem,
								    reg);
1295
					reg += offset;
1296
					break;
1297 1298 1299 1300 1301 1302 1303 1304
				}
			}

			if (reg == 0)
				adsp_err(dsp, "No %x for algorithm %x\n",
					 type, le32_to_cpu(blk->id));
			break;

M
Mark Brown 已提交
1305
		default:
1306 1307
			adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
				 file, blocks, type, pos);
M
Mark Brown 已提交
1308 1309 1310 1311
			break;
		}

		if (reg) {
1312 1313 1314
			buf = wm_adsp_buf_alloc(blk->data,
						le32_to_cpu(blk->len),
						&buf_list);
1315 1316
			if (!buf) {
				adsp_err(dsp, "Out of memory\n");
1317 1318
				ret = -ENOMEM;
				goto out_fw;
1319 1320
			}

1321 1322 1323
			adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
				 file, blocks, le32_to_cpu(blk->len),
				 reg);
1324 1325
			ret = regmap_raw_write_async(regmap, reg, buf->buf,
						     le32_to_cpu(blk->len));
M
Mark Brown 已提交
1326 1327
			if (ret != 0) {
				adsp_err(dsp,
1328 1329
					"%s.%d: Failed to write to %x in %s: %d\n",
					file, blocks, reg, region_name, ret);
M
Mark Brown 已提交
1330 1331 1332
			}
		}

1333
		pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
M
Mark Brown 已提交
1334 1335 1336
		blocks++;
	}

1337 1338 1339 1340
	ret = regmap_async_complete(regmap);
	if (ret != 0)
		adsp_err(dsp, "Failed to complete async write: %d\n", ret);

M
Mark Brown 已提交
1341 1342 1343 1344 1345
	if (pos > firmware->size)
		adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
			  file, blocks, pos - firmware->size);

out_fw:
1346
	regmap_async_complete(regmap);
M
Mark Brown 已提交
1347
	release_firmware(firmware);
1348
	wm_adsp_buf_free(&buf_list);
M
Mark Brown 已提交
1349 1350
out:
	kfree(file);
1351
	return ret;
M
Mark Brown 已提交
1352 1353
}

1354 1355 1356 1357 1358 1359 1360 1361
int wm_adsp1_init(struct wm_adsp *adsp)
{
	INIT_LIST_HEAD(&adsp->alg_regions);

	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp1_init);

M
Mark Brown 已提交
1362 1363 1364 1365
int wm_adsp1_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol,
		   int event)
{
1366
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
M
Mark Brown 已提交
1367 1368
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];
1369
	struct wm_adsp_alg_region *alg_region;
1370
	struct wm_coeff_ctl *ctl;
M
Mark Brown 已提交
1371
	int ret;
1372
	int val;
M
Mark Brown 已提交
1373

1374
	dsp->card = codec->component.card;
1375

M
Mark Brown 已提交
1376 1377 1378 1379 1380
	switch (event) {
	case SND_SOC_DAPM_POST_PMU:
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_SYS_ENA, ADSP1_SYS_ENA);

1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
		/*
		 * For simplicity set the DSP clock rate to be the
		 * SYSCLK rate rather than making it configurable.
		 */
		if(dsp->sysclk_reg) {
			ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
			if (ret != 0) {
				adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
				ret);
				return ret;
			}

			val = (val & dsp->sysclk_mask)
				>> dsp->sysclk_shift;

			ret = regmap_update_bits(dsp->regmap,
						 dsp->base + ADSP1_CONTROL_31,
						 ADSP1_CLK_SEL_MASK, val);
			if (ret != 0) {
				adsp_err(dsp, "Failed to set clock rate: %d\n",
					 ret);
				return ret;
			}
		}

M
Mark Brown 已提交
1406 1407 1408 1409
		ret = wm_adsp_load(dsp);
		if (ret != 0)
			goto err;

1410
		ret = wm_adsp1_setup_algs(dsp);
1411 1412 1413
		if (ret != 0)
			goto err;

M
Mark Brown 已提交
1414 1415 1416 1417
		ret = wm_adsp_load_coeff(dsp);
		if (ret != 0)
			goto err;

1418
		/* Initialize caches for enabled and unset controls */
1419
		ret = wm_coeff_init_control_caches(dsp);
1420 1421 1422
		if (ret != 0)
			goto err;

1423
		/* Sync set controls */
1424
		ret = wm_coeff_sync_controls(dsp);
1425 1426 1427
		if (ret != 0)
			goto err;

M
Mark Brown 已提交
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
		/* Start the core running */
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_CORE_ENA | ADSP1_START,
				   ADSP1_CORE_ENA | ADSP1_START);
		break;

	case SND_SOC_DAPM_PRE_PMD:
		/* Halt the core */
		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_CORE_ENA | ADSP1_START, 0);

		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
				   ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);

		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
				   ADSP1_SYS_ENA, 0);
1444

1445
		list_for_each_entry(ctl, &dsp->ctl_list, list)
1446
			ctl->enabled = 0;
1447 1448 1449 1450 1451 1452 1453 1454

		while (!list_empty(&dsp->alg_regions)) {
			alg_region = list_first_entry(&dsp->alg_regions,
						      struct wm_adsp_alg_region,
						      list);
			list_del(&alg_region->list);
			kfree(alg_region);
		}
M
Mark Brown 已提交
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
		break;

	default:
		break;
	}

	return 0;

err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
			   ADSP1_SYS_ENA, 0);
	return ret;
}
EXPORT_SYMBOL_GPL(wm_adsp1_event);

static int wm_adsp2_ena(struct wm_adsp *dsp)
{
	unsigned int val;
	int ret, count;

1475 1476
	ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
				       ADSP2_SYS_ENA, ADSP2_SYS_ENA);
M
Mark Brown 已提交
1477 1478 1479 1480
	if (ret != 0)
		return ret;

	/* Wait for the RAM to start, should be near instantaneous */
1481
	for (count = 0; count < 10; ++count) {
M
Mark Brown 已提交
1482 1483 1484 1485
		ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
				  &val);
		if (ret != 0)
			return ret;
1486 1487 1488 1489 1490 1491

		if (val & ADSP2_RAM_RDY)
			break;

		msleep(1);
	}
M
Mark Brown 已提交
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502

	if (!(val & ADSP2_RAM_RDY)) {
		adsp_err(dsp, "Failed to start DSP RAM\n");
		return -EBUSY;
	}

	adsp_dbg(dsp, "RAM ready after %d polls\n", count);

	return 0;
}

1503
static void wm_adsp2_boot_work(struct work_struct *work)
M
Mark Brown 已提交
1504
{
1505 1506 1507
	struct wm_adsp *dsp = container_of(work,
					   struct wm_adsp,
					   boot_work);
M
Mark Brown 已提交
1508
	int ret;
1509
	unsigned int val;
M
Mark Brown 已提交
1510

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	/*
	 * For simplicity set the DSP clock rate to be the
	 * SYSCLK rate rather than making it configurable.
	 */
	ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
	if (ret != 0) {
		adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
		return;
	}
	val = (val & ARIZONA_SYSCLK_FREQ_MASK)
		>> ARIZONA_SYSCLK_FREQ_SHIFT;
1522

1523 1524 1525 1526 1527 1528 1529
	ret = regmap_update_bits_async(dsp->regmap,
				       dsp->base + ADSP2_CLOCKING,
				       ADSP2_CLK_SEL_MASK, val);
	if (ret != 0) {
		adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
		return;
	}
1530

1531 1532 1533
	if (dsp->dvfs) {
		ret = regmap_read(dsp->regmap,
				  dsp->base + ADSP2_CLOCKING, &val);
1534
		if (ret != 0) {
1535
			adsp_err(dsp, "Failed to read clocking: %d\n", ret);
1536
			return;
1537 1538
		}

1539 1540
		if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
			ret = regulator_enable(dsp->dvfs);
M
Mark Brown 已提交
1541
			if (ret != 0) {
1542 1543 1544
				adsp_err(dsp,
					 "Failed to enable supply: %d\n",
					 ret);
1545
				return;
M
Mark Brown 已提交
1546 1547
			}

1548 1549 1550 1551
			ret = regulator_set_voltage(dsp->dvfs,
						    1800000,
						    1800000);
			if (ret != 0) {
1552 1553 1554
				adsp_err(dsp,
					 "Failed to raise supply: %d\n",
					 ret);
1555
				return;
M
Mark Brown 已提交
1556 1557
			}
		}
1558
	}
M
Mark Brown 已提交
1559

1560 1561 1562
	ret = wm_adsp2_ena(dsp);
	if (ret != 0)
		return;
M
Mark Brown 已提交
1563

1564 1565 1566
	ret = wm_adsp_load(dsp);
	if (ret != 0)
		goto err;
M
Mark Brown 已提交
1567

1568
	ret = wm_adsp2_setup_algs(dsp);
1569 1570
	if (ret != 0)
		goto err;
1571

1572 1573 1574
	ret = wm_adsp_load_coeff(dsp);
	if (ret != 0)
		goto err;
M
Mark Brown 已提交
1575

1576 1577 1578 1579
	/* Initialize caches for enabled and unset controls */
	ret = wm_coeff_init_control_caches(dsp);
	if (ret != 0)
		goto err;
1580

1581 1582 1583 1584 1585 1586 1587 1588
	/* Sync set controls */
	ret = wm_coeff_sync_controls(dsp);
	if (ret != 0)
		goto err;

	dsp->running = true;

	return;
1589

1590 1591 1592 1593 1594
err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
			   ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
}

1595 1596 1597
int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol, int event)
{
1598
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1599 1600 1601
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];

1602
	dsp->card = codec->component.card;
1603 1604 1605 1606 1607 1608 1609

	switch (event) {
	case SND_SOC_DAPM_PRE_PMU:
		queue_work(system_unbound_wq, &dsp->boot_work);
		break;
	default:
		break;
1610
	}
1611 1612 1613 1614 1615

	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp2_early_event);

1616 1617 1618
int wm_adsp2_event(struct snd_soc_dapm_widget *w,
		   struct snd_kcontrol *kcontrol, int event)
{
1619
	struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
	struct wm_adsp *dsp = &dsps[w->shift];
	struct wm_adsp_alg_region *alg_region;
	struct wm_coeff_ctl *ctl;
	int ret;

	switch (event) {
	case SND_SOC_DAPM_POST_PMU:
		flush_work(&dsp->boot_work);

		if (!dsp->running)
			return -EIO;
1632

1633 1634
		ret = regmap_update_bits(dsp->regmap,
					 dsp->base + ADSP2_CONTROL,
1635 1636
					 ADSP2_CORE_ENA | ADSP2_START,
					 ADSP2_CORE_ENA | ADSP2_START);
M
Mark Brown 已提交
1637 1638 1639 1640 1641
		if (ret != 0)
			goto err;
		break;

	case SND_SOC_DAPM_PRE_PMD:
1642 1643
		dsp->running = false;

M
Mark Brown 已提交
1644
		regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1645 1646
				   ADSP2_SYS_ENA | ADSP2_CORE_ENA |
				   ADSP2_START, 0);
M
Mark Brown 已提交
1647

1648 1649 1650 1651 1652
		/* Make sure DMAs are quiesced */
		regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
		regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
		regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);

M
Mark Brown 已提交
1653 1654 1655 1656
		if (dsp->dvfs) {
			ret = regulator_set_voltage(dsp->dvfs, 1200000,
						    1800000);
			if (ret != 0)
1657 1658 1659
				adsp_warn(dsp,
					  "Failed to lower supply: %d\n",
					  ret);
M
Mark Brown 已提交
1660 1661 1662

			ret = regulator_disable(dsp->dvfs);
			if (ret != 0)
1663 1664 1665
				adsp_err(dsp,
					 "Failed to enable supply: %d\n",
					 ret);
M
Mark Brown 已提交
1666
		}
1667

1668
		list_for_each_entry(ctl, &dsp->ctl_list, list)
1669 1670
			ctl->enabled = 0;

1671 1672 1673 1674 1675 1676 1677
		while (!list_empty(&dsp->alg_regions)) {
			alg_region = list_first_entry(&dsp->alg_regions,
						      struct wm_adsp_alg_region,
						      list);
			list_del(&alg_region->list);
			kfree(alg_region);
		}
1678 1679

		adsp_dbg(dsp, "Shutdown complete\n");
M
Mark Brown 已提交
1680 1681 1682 1683 1684 1685 1686 1687 1688
		break;

	default:
		break;
	}

	return 0;
err:
	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1689
			   ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
M
Mark Brown 已提交
1690 1691 1692
	return ret;
}
EXPORT_SYMBOL_GPL(wm_adsp2_event);
M
Mark Brown 已提交
1693 1694 1695 1696 1697

int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
{
	int ret;

1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
	/*
	 * Disable the DSP memory by default when in reset for a small
	 * power saving.
	 */
	ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
				 ADSP2_MEM_ENA, 0);
	if (ret != 0) {
		adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
		return ret;
	}

1709
	INIT_LIST_HEAD(&adsp->alg_regions);
1710
	INIT_LIST_HEAD(&adsp->ctl_list);
1711
	INIT_WORK(&adsp->boot_work, wm_adsp2_boot_work);
1712

M
Mark Brown 已提交
1713 1714 1715 1716
	if (dvfs) {
		adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
		if (IS_ERR(adsp->dvfs)) {
			ret = PTR_ERR(adsp->dvfs);
1717
			adsp_err(adsp, "Failed to get DCVDD: %d\n", ret);
1718
			return ret;
M
Mark Brown 已提交
1719 1720 1721 1722
		}

		ret = regulator_enable(adsp->dvfs);
		if (ret != 0) {
1723
			adsp_err(adsp, "Failed to enable DCVDD: %d\n", ret);
1724
			return ret;
M
Mark Brown 已提交
1725 1726 1727 1728
		}

		ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
		if (ret != 0) {
1729
			adsp_err(adsp, "Failed to initialise DVFS: %d\n", ret);
1730
			return ret;
M
Mark Brown 已提交
1731 1732 1733 1734
		}

		ret = regulator_disable(adsp->dvfs);
		if (ret != 0) {
1735
			adsp_err(adsp, "Failed to disable DCVDD: %d\n", ret);
1736
			return ret;
M
Mark Brown 已提交
1737 1738 1739 1740 1741 1742
		}
	}

	return 0;
}
EXPORT_SYMBOL_GPL(wm_adsp2_init);
1743 1744

MODULE_LICENSE("GPL v2");