arch_gicv3.h 4.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * arch/arm64/include/asm/arch_gicv3.h
 *
 * Copyright (C) 2015 ARM Ltd.
 *
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */
#ifndef __ASM_ARCH_GICV3_H
#define __ASM_ARCH_GICV3_H

#include <asm/sysreg.h>

#ifndef __ASSEMBLY__

25
#include <linux/irqchip/arm-gic-common.h>
26
#include <linux/stringify.h>
27
#include <asm/barrier.h>
28
#include <asm/cacheflush.h>
29

30 31
#define read_gicreg(r)			read_sysreg_s(SYS_ ## r)
#define write_gicreg(v, r)		write_sysreg_s(v, SYS_ ## r)
32

33 34 35 36 37 38
/*
 * Low-level accessors
 *
 * These system registers are 32 bits, but we make sure that the compiler
 * sets the GP register's most significant bits to 0 with an explicit cast.
 */
39

40
static inline void gic_write_eoir(u32 irq)
41
{
42
	write_sysreg_s(irq, SYS_ICC_EOIR1_EL1);
43 44 45
	isb();
}

46
static inline void gic_write_dir(u32 irq)
47
{
48
	write_sysreg_s(irq, SYS_ICC_DIR_EL1);
49 50 51 52 53 54 55
	isb();
}

static inline u64 gic_read_iar_common(void)
{
	u64 irqstat;

56
	irqstat = read_sysreg_s(SYS_ICC_IAR1_EL1);
57
	dsb(sy);
58 59 60 61 62 63 64 65 66 67 68 69 70 71
	return irqstat;
}

/*
 * Cavium ThunderX erratum 23154
 *
 * The gicv3 of ThunderX requires a modified version for reading the
 * IAR status to ensure data synchronization (access to icc_iar1_el1
 * is not sync'ed before and after).
 */
static inline u64 gic_read_iar_cavium_thunderx(void)
{
	u64 irqstat;

72
	nops(8);
73
	irqstat = read_sysreg_s(SYS_ICC_IAR1_EL1);
74
	nops(4);
75 76 77 78 79
	mb();

	return irqstat;
}

80
static inline void gic_write_ctlr(u32 val)
81
{
82
	write_sysreg_s(val, SYS_ICC_CTLR_EL1);
83 84 85
	isb();
}

86 87 88 89 90
static inline u32 gic_read_ctlr(void)
{
	return read_sysreg_s(SYS_ICC_CTLR_EL1);
}

91
static inline void gic_write_grpen1(u32 val)
92
{
93
	write_sysreg_s(val, SYS_ICC_IGRPEN1_EL1);
94 95 96 97 98
	isb();
}

static inline void gic_write_sgi1r(u64 val)
{
99
	write_sysreg_s(val, SYS_ICC_SGI1R_EL1);
100 101
}

102
static inline u32 gic_read_sre(void)
103
{
104
	return read_sysreg_s(SYS_ICC_SRE_EL1);
105 106
}

107
static inline void gic_write_sre(u32 val)
108
{
109
	write_sysreg_s(val, SYS_ICC_SRE_EL1);
110 111 112
	isb();
}

113 114
static inline void gic_write_bpr1(u32 val)
{
115
	write_sysreg_s(val, SYS_ICC_BPR1_EL1);
116 117
}

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static inline u32 gic_read_pmr(void)
{
	return read_sysreg_s(SYS_ICC_PMR_EL1);
}

static inline void gic_write_pmr(u32 val)
{
	write_sysreg_s(val, SYS_ICC_PMR_EL1);
}

static inline u32 gic_read_rpr(void)
{
	return read_sysreg_s(SYS_ICC_RPR_EL1);
}

133 134
#define gic_read_typer(c)		readq_relaxed(c)
#define gic_write_irouter(v, c)		writeq_relaxed(v, c)
135 136
#define gic_read_lpir(c)		readq_relaxed(c)
#define gic_write_lpir(v, c)		writeq_relaxed(v, c)
137

138 139
#define gic_flush_dcache_to_poc(a,l)	__flush_dcache_area((a), (l))

140 141 142 143 144 145 146 147 148 149 150 151 152 153
#define gits_read_baser(c)		readq_relaxed(c)
#define gits_write_baser(v, c)		writeq_relaxed(v, c)

#define gits_read_cbaser(c)		readq_relaxed(c)
#define gits_write_cbaser(v, c)		writeq_relaxed(v, c)

#define gits_write_cwriter(v, c)	writeq_relaxed(v, c)

#define gicr_read_propbaser(c)		readq_relaxed(c)
#define gicr_write_propbaser(v, c)	writeq_relaxed(v, c)

#define gicr_write_pendbaser(v, c)	writeq_relaxed(v, c)
#define gicr_read_pendbaser(c)		readq_relaxed(c)

154 155 156 157 158
#define gits_write_vpropbaser(v, c)	writeq_relaxed(v, c)

#define gits_write_vpendbaser(v, c)	writeq_relaxed(v, c)
#define gits_read_vpendbaser(c)		readq_relaxed(c)

159 160 161 162 163 164 165
static inline bool gic_prio_masking_enabled(void)
{
	return system_uses_irq_prio_masking();
}

static inline void gic_pmr_mask_irqs(void)
{
166 167 168
	BUILD_BUG_ON(GICD_INT_DEF_PRI < (GIC_PRIO_IRQOFF |
					 GIC_PRIO_PSR_I_SET));
	BUILD_BUG_ON(GICD_INT_DEF_PRI >= GIC_PRIO_IRQON);
169 170 171 172 173 174
	/*
	 * Need to make sure IRQON allows IRQs when SCR_EL3.FIQ is cleared
	 * and non-secure PMR accesses are not subject to the shifts that
	 * are applied to IRQ priorities
	 */
	BUILD_BUG_ON((0x80 | (GICD_INT_DEF_PRI >> 1)) >= GIC_PRIO_IRQON);
175
	gic_write_pmr(GIC_PRIO_IRQOFF);
176 177 178 179
}

static inline void gic_arch_enable_irqs(void)
{
180
	asm volatile ("msr daifclr, #2" : : : "memory");
181 182
}

183 184
#endif /* __ASSEMBLY__ */
#endif /* __ASM_ARCH_GICV3_H */