i915_cmd_parser.c 41.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Brad Volkin <bradley.d.volkin@intel.com>
 *
 */

#include "i915_drv.h"
29
#include "intel_ringbuffer.h"
30 31

/**
32
 * DOC: batch buffer command parser
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
 *
 * Motivation:
 * Certain OpenGL features (e.g. transform feedback, performance monitoring)
 * require userspace code to submit batches containing commands such as
 * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some
 * generations of the hardware will noop these commands in "unsecure" batches
 * (which includes all userspace batches submitted via i915) even though the
 * commands may be safe and represent the intended programming model of the
 * device.
 *
 * The software command parser is similar in operation to the command parsing
 * done in hardware for unsecure batches. However, the software parser allows
 * some operations that would be noop'd by hardware, if the parser determines
 * the operation is safe, and submits the batch as "secure" to prevent hardware
 * parsing.
 *
 * Threats:
 * At a high level, the hardware (and software) checks attempt to prevent
 * granting userspace undue privileges. There are three categories of privilege.
 *
 * First, commands which are explicitly defined as privileged or which should
 * only be used by the kernel driver. The parser generally rejects such
 * commands, though it may allow some from the drm master process.
 *
 * Second, commands which access registers. To support correct/enhanced
 * userspace functionality, particularly certain OpenGL extensions, the parser
 * provides a whitelist of registers which userspace may safely access (for both
 * normal and drm master processes).
 *
 * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc).
 * The parser always rejects such commands.
 *
 * The majority of the problematic commands fall in the MI_* range, with only a
66
 * few specific commands on each engine (e.g. PIPE_CONTROL and MI_FLUSH_DW).
67 68
 *
 * Implementation:
69 70
 * Each engine maintains tables of commands and registers which the parser
 * uses in scanning batch buffers submitted to that engine.
71 72 73 74 75 76
 *
 * Since the set of commands that the parser must check for is significantly
 * smaller than the number of commands supported, the parser tables contain only
 * those commands required by the parser. This generally works because command
 * opcode ranges have standard command length encodings. So for commands that
 * the parser does not need to check, it can easily skip them. This is
77
 * implemented via a per-engine length decoding vfunc.
78 79 80 81
 *
 * Unfortunately, there are a number of commands that do not follow the standard
 * length encoding for their opcode range, primarily amongst the MI_* commands.
 * To handle this, the parser provides a way to define explicit "skip" entries
82
 * in the per-engine command tables.
83 84 85 86 87 88 89
 *
 * Other command table entries map fairly directly to high level categories
 * mentioned above: rejected, master-only, register whitelist. The parser
 * implements a number of checks, including the privileged memory checks, via a
 * general bitmasking mechanism.
 */

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
	 *
	 * A non-zero step value implies that the command may access multiple
	 * registers in sequence (e.g. LRI), in that case step gives the
	 * distance in dwords between individual offset fields.
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 step;
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
		u32 condition_offset;
		u32 condition_mask;
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each engine has an array of tables. Each table consists of an array of
 * command descriptors, which must be sorted with command opcodes in
 * ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

186 187 188 189
#define STD_MI_OPCODE_SHIFT  (32 - 9)
#define STD_3D_OPCODE_SHIFT  (32 - 16)
#define STD_2D_OPCODE_SHIFT  (32 - 10)
#define STD_MFX_OPCODE_SHIFT (32 - 16)
190
#define MIN_OPCODE_SHIFT 16
191 192 193 194

#define CMD(op, opm, f, lm, fl, ...)				\
	{							\
		.flags = (fl) | ((f) ? CMD_DESC_FIXED : 0),	\
195
		.cmd = { (op), ~0u << (opm) },			\
196 197 198 199 200
		.length = { (lm) },				\
		__VA_ARGS__					\
	}

/* Convenience macros to compress the tables */
201 202 203 204
#define SMI STD_MI_OPCODE_SHIFT
#define S3D STD_3D_OPCODE_SHIFT
#define S2D STD_2D_OPCODE_SHIFT
#define SMFX STD_MFX_OPCODE_SHIFT
205 206 207 208 209 210 211 212 213
#define F true
#define S CMD_DESC_SKIP
#define R CMD_DESC_REJECT
#define W CMD_DESC_REGISTER
#define B CMD_DESC_BITMASK
#define M CMD_DESC_MASTER

/*            Command                          Mask   Fixed Len   Action
	      ---------------------------------------------------------- */
214
static const struct drm_i915_cmd_descriptor gen7_common_cmds[] = {
215
	CMD(  MI_NOOP,                          SMI,    F,  1,      S  ),
216
	CMD(  MI_USER_INTERRUPT,                SMI,    F,  1,      R  ),
217
	CMD(  MI_WAIT_FOR_EVENT,                SMI,    F,  1,      M  ),
218 219 220
	CMD(  MI_ARB_CHECK,                     SMI,    F,  1,      S  ),
	CMD(  MI_REPORT_HEAD,                   SMI,    F,  1,      S  ),
	CMD(  MI_SUSPEND_FLUSH,                 SMI,    F,  1,      S  ),
221 222
	CMD(  MI_SEMAPHORE_MBOX,                SMI,   !F,  0xFF,   R  ),
	CMD(  MI_STORE_DWORD_INDEX,             SMI,   !F,  0xFF,   R  ),
223
	CMD(  MI_LOAD_REGISTER_IMM(1),          SMI,   !F,  0xFF,   W,
224
	      .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 }    ),
225
	CMD(  MI_STORE_REGISTER_MEM,            SMI,    F,  3,     W | B,
226 227 228 229 230 231
	      .reg = { .offset = 1, .mask = 0x007FFFFC },
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
232
	CMD(  MI_LOAD_REGISTER_MEM,             SMI,    F,  3,     W | B,
233 234 235 236 237 238
	      .reg = { .offset = 1, .mask = 0x007FFFFC },
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
239 240 241 242 243
	/*
	 * MI_BATCH_BUFFER_START requires some special handling. It's not
	 * really a 'skip' action but it doesn't seem like it's worth adding
	 * a new action. See i915_parse_cmds().
	 */
244 245 246
	CMD(  MI_BATCH_BUFFER_START,            SMI,   !F,  0xFF,   S  ),
};

247
static const struct drm_i915_cmd_descriptor gen7_render_cmds[] = {
248
	CMD(  MI_FLUSH,                         SMI,    F,  1,      S  ),
249
	CMD(  MI_ARB_ON_OFF,                    SMI,    F,  1,      R  ),
250 251
	CMD(  MI_PREDICATE,                     SMI,    F,  1,      S  ),
	CMD(  MI_TOPOLOGY_FILTER,               SMI,    F,  1,      S  ),
252
	CMD(  MI_SET_APPID,                     SMI,    F,  1,      S  ),
253
	CMD(  MI_DISPLAY_FLIP,                  SMI,   !F,  0xFF,   R  ),
254
	CMD(  MI_SET_CONTEXT,                   SMI,   !F,  0xFF,   R  ),
255
	CMD(  MI_URB_CLEAR,                     SMI,   !F,  0xFF,   S  ),
256 257 258 259 260 261
	CMD(  MI_STORE_DWORD_IMM,               SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
262
	CMD(  MI_UPDATE_GTT,                    SMI,   !F,  0xFF,   R  ),
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	CMD(  MI_CLFLUSH,                       SMI,   !F,  0x3FF,  B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
	CMD(  MI_REPORT_PERF_COUNT,             SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 1,
			.mask = MI_REPORT_PERF_COUNT_GGTT,
			.expected = 0,
	      }},						       ),
	CMD(  MI_CONDITIONAL_BATCH_BUFFER_END,  SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
281 282
	CMD(  GFX_OP_3DSTATE_VF_STATISTICS,     S3D,    F,  1,      S  ),
	CMD(  PIPELINE_SELECT,                  S3D,    F,  1,      S  ),
283 284 285 286 287 288
	CMD(  MEDIA_VFE_STATE,			S3D,   !F,  0xFFFF, B,
	      .bits = {{
			.offset = 2,
			.mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK,
			.expected = 0,
	      }},						       ),
289 290 291
	CMD(  GPGPU_OBJECT,                     S3D,   !F,  0xFF,   S  ),
	CMD(  GPGPU_WALKER,                     S3D,   !F,  0xFF,   S  ),
	CMD(  GFX_OP_3DSTATE_SO_DECL_LIST,      S3D,   !F,  0x1FF,  S  ),
292 293 294
	CMD(  GFX_OP_PIPE_CONTROL(5),           S3D,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 1,
295
			.mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY),
296
			.expected = 0,
297 298 299
	      },
	      {
			.offset = 1,
300 301
		        .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB |
				 PIPE_CONTROL_STORE_DATA_INDEX),
302 303 304
			.expected = 0,
			.condition_offset = 1,
			.condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK,
305
	      }},						       ),
306 307 308 309 310 311
};

static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = {
	CMD(  MI_SET_PREDICATE,                 SMI,    F,  1,      S  ),
	CMD(  MI_RS_CONTROL,                    SMI,    F,  1,      S  ),
	CMD(  MI_URB_ATOMIC_ALLOC,              SMI,    F,  1,      S  ),
312
	CMD(  MI_SET_APPID,                     SMI,    F,  1,      S  ),
313
	CMD(  MI_RS_CONTEXT,                    SMI,    F,  1,      S  ),
314
	CMD(  MI_LOAD_SCAN_LINES_INCL,          SMI,   !F,  0x3F,   M  ),
315
	CMD(  MI_LOAD_SCAN_LINES_EXCL,          SMI,   !F,  0x3F,   R  ),
316 317
	CMD(  MI_LOAD_REGISTER_REG,             SMI,   !F,  0xFF,   W,
	      .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 1 }    ),
318 319 320 321 322 323 324 325 326 327 328 329 330
	CMD(  MI_RS_STORE_DATA_IMM,             SMI,   !F,  0xFF,   S  ),
	CMD(  MI_LOAD_URB_MEM,                  SMI,   !F,  0xFF,   S  ),
	CMD(  MI_STORE_URB_MEM,                 SMI,   !F,  0xFF,   S  ),
	CMD(  GFX_OP_3DSTATE_DX9_CONSTANTF_VS,  S3D,   !F,  0x7FF,  S  ),
	CMD(  GFX_OP_3DSTATE_DX9_CONSTANTF_PS,  S3D,   !F,  0x7FF,  S  ),

	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS,  S3D,   !F,  0x1FF,  S  ),
	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS,  S3D,   !F,  0x1FF,  S  ),
	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS,  S3D,   !F,  0x1FF,  S  ),
	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS,  S3D,   !F,  0x1FF,  S  ),
	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS,  S3D,   !F,  0x1FF,  S  ),
};

331
static const struct drm_i915_cmd_descriptor gen7_video_cmds[] = {
332
	CMD(  MI_ARB_ON_OFF,                    SMI,    F,  1,      R  ),
333
	CMD(  MI_SET_APPID,                     SMI,    F,  1,      S  ),
334 335 336 337 338 339
	CMD(  MI_STORE_DWORD_IMM,               SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
340
	CMD(  MI_UPDATE_GTT,                    SMI,   !F,  0x3F,   R  ),
341 342 343 344 345
	CMD(  MI_FLUSH_DW,                      SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_FLUSH_DW_NOTIFY,
			.expected = 0,
346 347 348 349 350 351 352
	      },
	      {
			.offset = 1,
			.mask = MI_FLUSH_DW_USE_GTT,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
353 354 355 356 357 358 359
	      },
	      {
			.offset = 0,
			.mask = MI_FLUSH_DW_STORE_INDEX,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
360 361 362 363 364 365
	      }},						       ),
	CMD(  MI_CONDITIONAL_BATCH_BUFFER_END,  SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
366
	      }},						       ),
367 368 369 370 371 372 373 374
	/*
	 * MFX_WAIT doesn't fit the way we handle length for most commands.
	 * It has a length field but it uses a non-standard length bias.
	 * It is always 1 dword though, so just treat it as fixed length.
	 */
	CMD(  MFX_WAIT,                         SMFX,   F,  1,      S  ),
};

375
static const struct drm_i915_cmd_descriptor gen7_vecs_cmds[] = {
376
	CMD(  MI_ARB_ON_OFF,                    SMI,    F,  1,      R  ),
377
	CMD(  MI_SET_APPID,                     SMI,    F,  1,      S  ),
378 379 380 381 382 383
	CMD(  MI_STORE_DWORD_IMM,               SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
384
	CMD(  MI_UPDATE_GTT,                    SMI,   !F,  0x3F,   R  ),
385 386 387 388 389
	CMD(  MI_FLUSH_DW,                      SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_FLUSH_DW_NOTIFY,
			.expected = 0,
390 391 392 393 394 395 396
	      },
	      {
			.offset = 1,
			.mask = MI_FLUSH_DW_USE_GTT,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
397 398 399 400 401 402 403
	      },
	      {
			.offset = 0,
			.mask = MI_FLUSH_DW_STORE_INDEX,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
404 405 406 407 408 409
	      }},						       ),
	CMD(  MI_CONDITIONAL_BATCH_BUFFER_END,  SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
410
	      }},						       ),
411 412
};

413
static const struct drm_i915_cmd_descriptor gen7_blt_cmds[] = {
414
	CMD(  MI_DISPLAY_FLIP,                  SMI,   !F,  0xFF,   R  ),
415 416 417 418 419 420
	CMD(  MI_STORE_DWORD_IMM,               SMI,   !F,  0x3FF,  B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
421
	CMD(  MI_UPDATE_GTT,                    SMI,   !F,  0x3F,   R  ),
422 423 424 425 426
	CMD(  MI_FLUSH_DW,                      SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_FLUSH_DW_NOTIFY,
			.expected = 0,
427 428 429 430 431 432 433
	      },
	      {
			.offset = 1,
			.mask = MI_FLUSH_DW_USE_GTT,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
434 435 436 437 438 439 440
	      },
	      {
			.offset = 0,
			.mask = MI_FLUSH_DW_STORE_INDEX,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
441
	      }},						       ),
442 443 444 445
	CMD(  COLOR_BLT,                        S2D,   !F,  0x3F,   S  ),
	CMD(  SRC_COPY_BLT,                     S2D,   !F,  0x3F,   S  ),
};

446
static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = {
447
	CMD(  MI_LOAD_SCAN_LINES_INCL,          SMI,   !F,  0x3F,   M  ),
448 449 450
	CMD(  MI_LOAD_SCAN_LINES_EXCL,          SMI,   !F,  0x3F,   R  ),
};

451 452 453
static const struct drm_i915_cmd_descriptor noop_desc =
	CMD(MI_NOOP, SMI, F, 1, S);

454 455 456 457 458 459 460 461 462 463 464 465
#undef CMD
#undef SMI
#undef S3D
#undef S2D
#undef SMFX
#undef F
#undef S
#undef R
#undef W
#undef B
#undef M

466 467 468
static const struct drm_i915_cmd_table gen7_render_cmd_table[] = {
	{ gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
	{ gen7_render_cmds, ARRAY_SIZE(gen7_render_cmds) },
469 470
};

471 472 473
static const struct drm_i915_cmd_table hsw_render_ring_cmd_table[] = {
	{ gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
	{ gen7_render_cmds, ARRAY_SIZE(gen7_render_cmds) },
474 475 476
	{ hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) },
};

477 478 479
static const struct drm_i915_cmd_table gen7_video_cmd_table[] = {
	{ gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
	{ gen7_video_cmds, ARRAY_SIZE(gen7_video_cmds) },
480 481
};

482 483 484
static const struct drm_i915_cmd_table hsw_vebox_cmd_table[] = {
	{ gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
	{ gen7_vecs_cmds, ARRAY_SIZE(gen7_vecs_cmds) },
485 486
};

487 488 489
static const struct drm_i915_cmd_table gen7_blt_cmd_table[] = {
	{ gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
	{ gen7_blt_cmds, ARRAY_SIZE(gen7_blt_cmds) },
490 491
};

492 493 494
static const struct drm_i915_cmd_table hsw_blt_ring_cmd_table[] = {
	{ gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
	{ gen7_blt_cmds, ARRAY_SIZE(gen7_blt_cmds) },
495 496 497
	{ hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) },
};

498 499
/*
 * Register whitelists, sorted by increasing register offset.
500 501 502 503 504 505 506 507 508 509 510 511
 */

/*
 * An individual whitelist entry granting access to register addr.  If
 * mask is non-zero the argument of immediate register writes will be
 * AND-ed with mask, and the command will be rejected if the result
 * doesn't match value.
 *
 * Registers with non-zero mask are only allowed to be written using
 * LRI.
 */
struct drm_i915_reg_descriptor {
512
	i915_reg_t addr;
513 514 515 516 517
	u32 mask;
	u32 value;
};

/* Convenience macro for adding 32-bit registers. */
518 519
#define REG32(_reg, ...) \
	{ .addr = (_reg), __VA_ARGS__ }
520 521 522

/*
 * Convenience macro for adding 64-bit registers.
523 524 525 526 527
 *
 * Some registers that userspace accesses are 64 bits. The register
 * access commands only allow 32-bit accesses. Hence, we have to include
 * entries for both halves of the 64-bit registers.
 */
528 529 530 531 532 533 534
#define REG64(_reg) \
	{ .addr = _reg }, \
	{ .addr = _reg ## _UDW }

#define REG64_IDX(_reg, idx) \
	{ .addr = _reg(idx) }, \
	{ .addr = _reg ## _UDW(idx) }
535

536
static const struct drm_i915_reg_descriptor gen7_render_regs[] = {
537
	REG64(GPGPU_THREADS_DISPATCHED),
538 539 540 541 542 543 544 545 546 547 548
	REG64(HS_INVOCATION_COUNT),
	REG64(DS_INVOCATION_COUNT),
	REG64(IA_VERTICES_COUNT),
	REG64(IA_PRIMITIVES_COUNT),
	REG64(VS_INVOCATION_COUNT),
	REG64(GS_INVOCATION_COUNT),
	REG64(GS_PRIMITIVES_COUNT),
	REG64(CL_INVOCATION_COUNT),
	REG64(CL_PRIMITIVES_COUNT),
	REG64(PS_INVOCATION_COUNT),
	REG64(PS_DEPTH_COUNT),
549
	REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
550 551
	REG64(MI_PREDICATE_SRC0),
	REG64(MI_PREDICATE_SRC1),
552 553 554 555 556 557
	REG32(GEN7_3DPRIM_END_OFFSET),
	REG32(GEN7_3DPRIM_START_VERTEX),
	REG32(GEN7_3DPRIM_VERTEX_COUNT),
	REG32(GEN7_3DPRIM_INSTANCE_COUNT),
	REG32(GEN7_3DPRIM_START_INSTANCE),
	REG32(GEN7_3DPRIM_BASE_VERTEX),
558 559 560
	REG32(GEN7_GPGPU_DISPATCHDIMX),
	REG32(GEN7_GPGPU_DISPATCHDIMY),
	REG32(GEN7_GPGPU_DISPATCHDIMZ),
561
	REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
562 563 564 565 566 567 568 569
	REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 0),
	REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 1),
	REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 2),
	REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 3),
	REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 0),
	REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 1),
	REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 2),
	REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 3),
570 571 572 573 574 575 576
	REG32(GEN7_SO_WRITE_OFFSET(0)),
	REG32(GEN7_SO_WRITE_OFFSET(1)),
	REG32(GEN7_SO_WRITE_OFFSET(2)),
	REG32(GEN7_SO_WRITE_OFFSET(3)),
	REG32(GEN7_L3SQCREG1),
	REG32(GEN7_L3CNTLREG2),
	REG32(GEN7_L3CNTLREG3),
577
	REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
578 579 580
};

static const struct drm_i915_reg_descriptor hsw_render_regs[] = {
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
	REG64_IDX(HSW_CS_GPR, 0),
	REG64_IDX(HSW_CS_GPR, 1),
	REG64_IDX(HSW_CS_GPR, 2),
	REG64_IDX(HSW_CS_GPR, 3),
	REG64_IDX(HSW_CS_GPR, 4),
	REG64_IDX(HSW_CS_GPR, 5),
	REG64_IDX(HSW_CS_GPR, 6),
	REG64_IDX(HSW_CS_GPR, 7),
	REG64_IDX(HSW_CS_GPR, 8),
	REG64_IDX(HSW_CS_GPR, 9),
	REG64_IDX(HSW_CS_GPR, 10),
	REG64_IDX(HSW_CS_GPR, 11),
	REG64_IDX(HSW_CS_GPR, 12),
	REG64_IDX(HSW_CS_GPR, 13),
	REG64_IDX(HSW_CS_GPR, 14),
	REG64_IDX(HSW_CS_GPR, 15),
597 598 599 600 601 602 603
	REG32(HSW_SCRATCH1,
	      .mask = ~HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE,
	      .value = 0),
	REG32(HSW_ROW_CHICKEN3,
	      .mask = ~(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE << 16 |
                        HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
	      .value = 0),
604 605
};

606
static const struct drm_i915_reg_descriptor gen7_blt_regs[] = {
607 608
	REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
	REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
609
	REG32(BCS_SWCTRL),
610
	REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
611 612
};

613 614 615 616 617 618
static const struct drm_i915_reg_descriptor ivb_master_regs[] = {
	REG32(FORCEWAKE_MT),
	REG32(DERRMR),
	REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_A)),
	REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_B)),
	REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_C)),
619 620
};

621 622 623
static const struct drm_i915_reg_descriptor hsw_master_regs[] = {
	REG32(FORCEWAKE_MT),
	REG32(DERRMR),
624 625
};

626
#undef REG64
627
#undef REG32
628

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
struct drm_i915_reg_table {
	const struct drm_i915_reg_descriptor *regs;
	int num_regs;
	bool master;
};

static const struct drm_i915_reg_table ivb_render_reg_tables[] = {
	{ gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false },
	{ ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true },
};

static const struct drm_i915_reg_table ivb_blt_reg_tables[] = {
	{ gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false },
	{ ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true },
};

static const struct drm_i915_reg_table hsw_render_reg_tables[] = {
	{ gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false },
647
	{ hsw_render_regs, ARRAY_SIZE(hsw_render_regs), false },
648 649 650 651 652 653 654 655
	{ hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true },
};

static const struct drm_i915_reg_table hsw_blt_reg_tables[] = {
	{ gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false },
	{ hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true },
};

656 657
static u32 gen7_render_get_cmd_length_mask(u32 cmd_header)
{
658
	u32 client = cmd_header >> INSTR_CLIENT_SHIFT;
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	u32 subclient =
		(cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;

	if (client == INSTR_MI_CLIENT)
		return 0x3F;
	else if (client == INSTR_RC_CLIENT) {
		if (subclient == INSTR_MEDIA_SUBCLIENT)
			return 0xFFFF;
		else
			return 0xFF;
	}

	DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header);
	return 0;
}

static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header)
{
677
	u32 client = cmd_header >> INSTR_CLIENT_SHIFT;
678 679
	u32 subclient =
		(cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
680
	u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT;
681 682 683 684

	if (client == INSTR_MI_CLIENT)
		return 0x3F;
	else if (client == INSTR_RC_CLIENT) {
685 686 687 688 689 690
		if (subclient == INSTR_MEDIA_SUBCLIENT) {
			if (op == 6)
				return 0xFFFF;
			else
				return 0xFFF;
		} else
691 692 693 694 695 696 697 698 699
			return 0xFF;
	}

	DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header);
	return 0;
}

static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header)
{
700
	u32 client = cmd_header >> INSTR_CLIENT_SHIFT;
701 702 703 704 705 706 707 708 709 710

	if (client == INSTR_MI_CLIENT)
		return 0x3F;
	else if (client == INSTR_BC_CLIENT)
		return 0xFF;

	DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
	return 0;
}

711
static bool validate_cmds_sorted(const struct intel_engine_cs *engine,
712 713
				 const struct drm_i915_cmd_table *cmd_tables,
				 int cmd_table_count)
714 715
{
	int i;
716
	bool ret = true;
717

718
	if (!cmd_tables || cmd_table_count == 0)
719
		return true;
720

721 722
	for (i = 0; i < cmd_table_count; i++) {
		const struct drm_i915_cmd_table *table = &cmd_tables[i];
723 724 725 726 727
		u32 previous = 0;
		int j;

		for (j = 0; j < table->count; j++) {
			const struct drm_i915_cmd_descriptor *desc =
728
				&table->table[j];
729 730
			u32 curr = desc->cmd.value & desc->cmd.mask;

731
			if (curr < previous) {
732 733 734 735
				DRM_ERROR("CMD: %s [%d] command table not sorted: "
					  "table=%d entry=%d cmd=0x%08X prev=0x%08X\n",
					  engine->name, engine->id,
					  i, j, curr, previous);
736 737
				ret = false;
			}
738 739 740 741

			previous = curr;
		}
	}
742 743

	return ret;
744 745
}

746
static bool check_sorted(const struct intel_engine_cs *engine,
747 748
			 const struct drm_i915_reg_descriptor *reg_table,
			 int reg_count)
749 750 751
{
	int i;
	u32 previous = 0;
752
	bool ret = true;
753 754

	for (i = 0; i < reg_count; i++) {
755
		u32 curr = i915_mmio_reg_offset(reg_table[i].addr);
756

757
		if (curr < previous) {
758 759 760 761
			DRM_ERROR("CMD: %s [%d] register table not sorted: "
				  "entry=%d reg=0x%08X prev=0x%08X\n",
				  engine->name, engine->id,
				  i, curr, previous);
762 763
			ret = false;
		}
764 765 766

		previous = curr;
	}
767 768

	return ret;
769 770
}

771
static bool validate_regs_sorted(struct intel_engine_cs *engine)
772
{
773 774 775 776 777
	int i;
	const struct drm_i915_reg_table *table;

	for (i = 0; i < engine->reg_table_count; i++) {
		table = &engine->reg_tables[i];
778
		if (!check_sorted(engine, table->regs, table->num_regs))
779 780 781 782
			return false;
	}

	return true;
783 784
}

785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
struct cmd_node {
	const struct drm_i915_cmd_descriptor *desc;
	struct hlist_node node;
};

/*
 * Different command ranges have different numbers of bits for the opcode. For
 * example, MI commands use bits 31:23 while 3D commands use bits 31:16. The
 * problem is that, for example, MI commands use bits 22:16 for other fields
 * such as GGTT vs PPGTT bits. If we include those bits in the mask then when
 * we mask a command from a batch it could hash to the wrong bucket due to
 * non-opcode bits being set. But if we don't include those bits, some 3D
 * commands may hash to the same bucket due to not including opcode bits that
 * make the command unique. For now, we will risk hashing to the same bucket.
 */
800 801 802 803 804
static inline u32 cmd_header_key(u32 x)
{
	switch (x >> INSTR_CLIENT_SHIFT) {
	default:
	case INSTR_MI_CLIENT:
805
		return x >> STD_MI_OPCODE_SHIFT;
806
	case INSTR_RC_CLIENT:
807
		return x >> STD_3D_OPCODE_SHIFT;
808
	case INSTR_BC_CLIENT:
809
		return x >> STD_2D_OPCODE_SHIFT;
810 811
	}
}
812

813
static int init_hash_table(struct intel_engine_cs *engine,
814 815 816 817 818
			   const struct drm_i915_cmd_table *cmd_tables,
			   int cmd_table_count)
{
	int i, j;

819
	hash_init(engine->cmd_hash);
820 821 822 823 824 825 826 827 828 829 830 831 832 833

	for (i = 0; i < cmd_table_count; i++) {
		const struct drm_i915_cmd_table *table = &cmd_tables[i];

		for (j = 0; j < table->count; j++) {
			const struct drm_i915_cmd_descriptor *desc =
				&table->table[j];
			struct cmd_node *desc_node =
				kmalloc(sizeof(*desc_node), GFP_KERNEL);

			if (!desc_node)
				return -ENOMEM;

			desc_node->desc = desc;
834
			hash_add(engine->cmd_hash, &desc_node->node,
835
				 cmd_header_key(desc->cmd.value));
836 837 838 839 840 841
		}
	}

	return 0;
}

842
static void fini_hash_table(struct intel_engine_cs *engine)
843 844 845 846 847
{
	struct hlist_node *tmp;
	struct cmd_node *desc_node;
	int i;

848
	hash_for_each_safe(engine->cmd_hash, i, tmp, desc_node, node) {
849 850 851 852 853
		hash_del(&desc_node->node);
		kfree(desc_node);
	}
}

854
/**
855
 * intel_engine_init_cmd_parser() - set cmd parser related fields for an engine
856
 * @engine: the engine to initialize
857 858
 *
 * Optionally initializes fields related to batch buffer command parsing in the
859
 * struct intel_engine_cs based on whether the platform requires software
860 861
 * command parsing.
 */
862
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine)
863
{
864 865 866 867
	const struct drm_i915_cmd_table *cmd_tables;
	int cmd_table_count;
	int ret;

868
	if (!IS_GEN7(engine->i915))
869
		return;
870

871
	switch (engine->id) {
872
	case RCS:
873
		if (IS_HASWELL(engine->i915)) {
874
			cmd_tables = hsw_render_ring_cmd_table;
875
			cmd_table_count =
876
				ARRAY_SIZE(hsw_render_ring_cmd_table);
877
		} else {
878 879
			cmd_tables = gen7_render_cmd_table;
			cmd_table_count = ARRAY_SIZE(gen7_render_cmd_table);
880 881
		}

882
		if (IS_HASWELL(engine->i915)) {
883 884
			engine->reg_tables = hsw_render_reg_tables;
			engine->reg_table_count = ARRAY_SIZE(hsw_render_reg_tables);
885
		} else {
886 887
			engine->reg_tables = ivb_render_reg_tables;
			engine->reg_table_count = ARRAY_SIZE(ivb_render_reg_tables);
888 889
		}

890
		engine->get_cmd_length_mask = gen7_render_get_cmd_length_mask;
891 892
		break;
	case VCS:
893 894
		cmd_tables = gen7_video_cmd_table;
		cmd_table_count = ARRAY_SIZE(gen7_video_cmd_table);
895
		engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
896 897
		break;
	case BCS:
898
		if (IS_HASWELL(engine->i915)) {
899 900
			cmd_tables = hsw_blt_ring_cmd_table;
			cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmd_table);
901
		} else {
902 903
			cmd_tables = gen7_blt_cmd_table;
			cmd_table_count = ARRAY_SIZE(gen7_blt_cmd_table);
904 905
		}

906
		if (IS_HASWELL(engine->i915)) {
907 908
			engine->reg_tables = hsw_blt_reg_tables;
			engine->reg_table_count = ARRAY_SIZE(hsw_blt_reg_tables);
909
		} else {
910 911
			engine->reg_tables = ivb_blt_reg_tables;
			engine->reg_table_count = ARRAY_SIZE(ivb_blt_reg_tables);
912 913
		}

914
		engine->get_cmd_length_mask = gen7_blt_get_cmd_length_mask;
915 916
		break;
	case VECS:
917 918
		cmd_tables = hsw_vebox_cmd_table;
		cmd_table_count = ARRAY_SIZE(hsw_vebox_cmd_table);
919
		/* VECS can use the same length_mask function as VCS */
920
		engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
921 922
		break;
	default:
923
		MISSING_CASE(engine->id);
924
		return;
925 926
	}

927 928 929 930 931 932 933 934 935
	if (!validate_cmds_sorted(engine, cmd_tables, cmd_table_count)) {
		DRM_ERROR("%s: command descriptions are not sorted\n",
			  engine->name);
		return;
	}
	if (!validate_regs_sorted(engine)) {
		DRM_ERROR("%s: registers are not sorted\n", engine->name);
		return;
	}
936

937
	ret = init_hash_table(engine, cmd_tables, cmd_table_count);
938
	if (ret) {
939
		DRM_ERROR("%s: initialised failed!\n", engine->name);
940
		fini_hash_table(engine);
941
		return;
942 943
	}

944
	engine->flags |= I915_ENGINE_NEEDS_CMD_PARSER;
945 946 947
}

/**
948
 * intel_engine_cleanup_cmd_parser() - clean up cmd parser related fields
949
 * @engine: the engine to clean up
950 951
 *
 * Releases any resources related to command parsing that may have been
952
 * initialized for the specified engine.
953
 */
954
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine)
955
{
956
	if (!intel_engine_needs_cmd_parser(engine))
957 958
		return;

959
	fini_hash_table(engine);
960 961 962
}

static const struct drm_i915_cmd_descriptor*
963
find_cmd_in_table(struct intel_engine_cs *engine,
964 965
		  u32 cmd_header)
{
966
	struct cmd_node *desc_node;
967

968
	hash_for_each_possible(engine->cmd_hash, desc_node, node,
969
			       cmd_header_key(cmd_header)) {
970
		const struct drm_i915_cmd_descriptor *desc = desc_node->desc;
971
		if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
972 973 974 975 976 977 978 979 980 981
			return desc;
	}

	return NULL;
}

/*
 * Returns a pointer to a descriptor for the command specified by cmd_header.
 *
 * The caller must supply space for a default descriptor via the default_desc
982
 * parameter. If no descriptor for the specified command exists in the engine's
983
 * command parser tables, this function fills in default_desc based on the
984
 * engine's default length encoding and returns default_desc.
985 986
 */
static const struct drm_i915_cmd_descriptor*
987
find_cmd(struct intel_engine_cs *engine,
988
	 u32 cmd_header,
989
	 const struct drm_i915_cmd_descriptor *desc,
990 991 992 993
	 struct drm_i915_cmd_descriptor *default_desc)
{
	u32 mask;

994 995 996
	if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
		return desc;

997
	desc = find_cmd_in_table(engine, cmd_header);
998 999
	if (desc)
		return desc;
1000

1001
	mask = engine->get_cmd_length_mask(cmd_header);
1002 1003 1004
	if (!mask)
		return NULL;

1005 1006
	default_desc->cmd.value = cmd_header;
	default_desc->cmd.mask = ~0u << MIN_OPCODE_SHIFT;
1007
	default_desc->length.mask = mask;
1008
	default_desc->flags = CMD_DESC_SKIP;
1009 1010 1011
	return default_desc;
}

1012
static const struct drm_i915_reg_descriptor *
1013
__find_reg(const struct drm_i915_reg_descriptor *table, int count, u32 addr)
1014
{
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	int start = 0, end = count;
	while (start < end) {
		int mid = start + (end - start) / 2;
		int ret = addr - i915_mmio_reg_offset(table[mid].addr);
		if (ret < 0)
			end = mid;
		else if (ret > 0)
			start = mid + 1;
		else
			return &table[mid];
1025 1026 1027 1028 1029
	}
	return NULL;
}

static const struct drm_i915_reg_descriptor *
1030
find_reg(const struct intel_engine_cs *engine, bool is_master, u32 addr)
1031
{
1032 1033
	const struct drm_i915_reg_table *table = engine->reg_tables;
	int count = engine->reg_table_count;
1034

1035
	for (; count > 0; ++table, --count) {
1036
		if (!table->master || is_master) {
1037 1038 1039
			const struct drm_i915_reg_descriptor *reg;

			reg = __find_reg(table->regs, table->num_regs, addr);
1040 1041
			if (reg != NULL)
				return reg;
1042
		}
1043
	}
1044

1045
	return NULL;
1046 1047
}

1048 1049
/* Returns a vmap'd pointer to dst_obj, which the caller must unmap */
static u32 *copy_batch(struct drm_i915_gem_object *dst_obj,
1050 1051
		       struct drm_i915_gem_object *src_obj,
		       u32 batch_start_offset,
1052 1053
		       u32 batch_len,
		       bool *needs_clflush_after)
1054
{
1055 1056
	unsigned int src_needs_clflush;
	unsigned int dst_needs_clflush;
1057
	void *dst, *src;
1058
	int ret;
1059

1060 1061
	ret = i915_gem_obj_prepare_shmem_read(src_obj, &src_needs_clflush);
	if (ret)
1062 1063
		return ERR_PTR(ret);

1064 1065 1066
	ret = i915_gem_obj_prepare_shmem_write(dst_obj, &dst_needs_clflush);
	if (ret) {
		dst = ERR_PTR(ret);
1067 1068 1069
		goto unpin_src;
	}

1070
	dst = i915_gem_object_pin_map(dst_obj, I915_MAP_FORCE_WB);
1071
	if (IS_ERR(dst))
1072
		goto unpin_dst;
1073

1074 1075
	src = ERR_PTR(-ENODEV);
	if (src_needs_clflush &&
1076
	    i915_can_memcpy_from_wc(NULL, batch_start_offset, 0)) {
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
		src = i915_gem_object_pin_map(src_obj, I915_MAP_WC);
		if (!IS_ERR(src)) {
			i915_memcpy_from_wc(dst,
					    src + batch_start_offset,
					    ALIGN(batch_len, 16));
			i915_gem_object_unpin_map(src_obj);
		}
	}
	if (IS_ERR(src)) {
		void *ptr;
		int offset, n;

		offset = offset_in_page(batch_start_offset);

		/* We can avoid clflushing partial cachelines before the write
		 * if we only every write full cache-lines. Since we know that
		 * both the source and destination are in multiples of
		 * PAGE_SIZE, we can simply round up to the next cacheline.
		 * We don't care about copying too much here as we only
		 * validate up to the end of the batch.
		 */
		if (dst_needs_clflush & CLFLUSH_BEFORE)
			batch_len = roundup(batch_len,
					    boot_cpu_data.x86_clflush_size);

		ptr = dst;
		for (n = batch_start_offset >> PAGE_SHIFT; batch_len; n++) {
			int len = min_t(int, batch_len, PAGE_SIZE - offset);

			src = kmap_atomic(i915_gem_object_get_page(src_obj, n));
			if (src_needs_clflush)
				drm_clflush_virt_range(src + offset, len);
			memcpy(ptr, src + offset, len);
			kunmap_atomic(src);

			ptr += len;
			batch_len -= len;
			offset = 0;
		}
1116
	}
1117

1118 1119 1120 1121 1122
	/* dst_obj is returned with vmap pinned */
	*needs_clflush_after = dst_needs_clflush & CLFLUSH_AFTER;

unpin_dst:
	i915_gem_obj_finish_shmem_access(dst_obj);
1123
unpin_src:
1124
	i915_gem_obj_finish_shmem_access(src_obj);
1125
	return dst;
1126 1127
}

1128
static bool check_cmd(const struct intel_engine_cs *engine,
1129
		      const struct drm_i915_cmd_descriptor *desc,
1130
		      const u32 *cmd, u32 length,
1131
		      const bool is_master)
1132
{
1133 1134 1135
	if (desc->flags & CMD_DESC_SKIP)
		return true;

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	if (desc->flags & CMD_DESC_REJECT) {
		DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd);
		return false;
	}

	if ((desc->flags & CMD_DESC_MASTER) && !is_master) {
		DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n",
				 *cmd);
		return false;
	}

	if (desc->flags & CMD_DESC_REGISTER) {
1148
		/*
1149 1150 1151
		 * Get the distance between individual register offset
		 * fields if the command can perform more than one
		 * access at a time.
1152
		 */
1153 1154 1155 1156 1157 1158
		const u32 step = desc->reg.step ? desc->reg.step : length;
		u32 offset;

		for (offset = desc->reg.offset; offset < length;
		     offset += step) {
			const u32 reg_addr = cmd[offset] & desc->reg.mask;
1159
			const struct drm_i915_reg_descriptor *reg =
1160
				find_reg(engine, is_master, reg_addr);
1161 1162

			if (!reg) {
1163 1164
				DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (%s)\n",
						 reg_addr, *cmd, engine->name);
1165 1166
				return false;
			}
1167

1168 1169 1170 1171 1172
			/*
			 * Check the value written to the register against the
			 * allowed mask/value pair given in the whitelist entry.
			 */
			if (reg->mask) {
1173
				if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
1174 1175 1176 1177 1178
					DRM_DEBUG_DRIVER("CMD: Rejected LRM to masked register 0x%08X\n",
							 reg_addr);
					return false;
				}

1179 1180 1181 1182 1183 1184
				if (desc->cmd.value == MI_LOAD_REGISTER_REG) {
					DRM_DEBUG_DRIVER("CMD: Rejected LRR to masked register 0x%08X\n",
							 reg_addr);
					return false;
				}

1185 1186 1187 1188 1189
				if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1) &&
				    (offset + 2 > length ||
				     (cmd[offset + 1] & reg->mask) != reg->value)) {
					DRM_DEBUG_DRIVER("CMD: Rejected LRI to masked register 0x%08X\n",
							 reg_addr);
1190 1191
					return false;
				}
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
			}
		}
	}

	if (desc->flags & CMD_DESC_BITMASK) {
		int i;

		for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) {
			u32 dword;

			if (desc->bits[i].mask == 0)
				break;

			if (desc->bits[i].condition_mask != 0) {
				u32 offset =
					desc->bits[i].condition_offset;
				u32 condition = cmd[offset] &
					desc->bits[i].condition_mask;

				if (condition == 0)
					continue;
			}

1215 1216 1217 1218 1219 1220
			if (desc->bits[i].offset >= length) {
				DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X, too short to check bitmask (%s)\n",
						 *cmd, engine->name);
				return false;
			}

1221 1222 1223 1224
			dword = cmd[desc->bits[i].offset] &
				desc->bits[i].mask;

			if (dword != desc->bits[i].expected) {
1225
				DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (%s)\n",
1226 1227 1228
						 *cmd,
						 desc->bits[i].mask,
						 desc->bits[i].expected,
1229
						 dword, engine->name);
1230 1231 1232 1233 1234 1235 1236 1237
				return false;
			}
		}
	}

	return true;
}

1238 1239 1240 1241
#define LENGTH_BIAS 2

/**
 * i915_parse_cmds() - parse a submitted batch buffer for privilege violations
1242
 * @engine: the engine on which the batch is to execute
1243
 * @batch_obj: the batch buffer in question
1244
 * @shadow_batch_obj: copy of the batch buffer in question
1245
 * @batch_start_offset: byte offset in the batch at which execution starts
1246
 * @batch_len: length of the commands in batch_obj
1247 1248 1249 1250 1251
 * @is_master: is the submitting process the drm master?
 *
 * Parses the specified batch buffer looking for privilege violations as
 * described in the overview.
 *
1252 1253
 * Return: non-zero if the parser finds violations or otherwise fails; -EACCES
 * if the batch appears legal but should use hardware parsing
1254
 */
1255 1256 1257 1258 1259 1260
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master)
1261
{
1262
	u32 *cmd, *batch_end;
1263 1264
	struct drm_i915_cmd_descriptor default_desc = noop_desc;
	const struct drm_i915_cmd_descriptor *desc = &default_desc;
1265
	bool needs_clflush_after = false;
1266
	int ret = 0;
1267

1268 1269 1270 1271
	cmd = copy_batch(shadow_batch_obj, batch_obj,
			 batch_start_offset, batch_len,
			 &needs_clflush_after);
	if (IS_ERR(cmd)) {
1272
		DRM_DEBUG_DRIVER("CMD: Failed to copy batch\n");
1273
		return PTR_ERR(cmd);
1274 1275
	}

1276
	/*
1277
	 * We use the batch length as size because the shadow object is as
1278 1279 1280
	 * large or larger and copy_batch() will write MI_NOPs to the extra
	 * space. Parsing should be faster in some cases this way.
	 */
1281
	batch_end = cmd + (batch_len / sizeof(*batch_end));
1282
	do {
1283 1284
		u32 length;

1285 1286
		if (*cmd == MI_BATCH_BUFFER_END) {
			if (needs_clflush_after) {
1287
				void *ptr = page_mask_bits(shadow_batch_obj->mm.mapping);
1288 1289 1290
				drm_clflush_virt_range(ptr,
						       (void *)(cmd + 1) - ptr);
			}
1291
			break;
1292
		}
1293

1294
		desc = find_cmd(engine, *cmd, desc, &default_desc);
1295 1296 1297 1298 1299 1300 1301
		if (!desc) {
			DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n",
					 *cmd);
			ret = -EINVAL;
			break;
		}

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
		/*
		 * If the batch buffer contains a chained batch, return an
		 * error that tells the caller to abort and dispatch the
		 * workload as a non-secure batch.
		 */
		if (desc->cmd.value == MI_BATCH_BUFFER_START) {
			ret = -EACCES;
			break;
		}

1312 1313 1314 1315 1316 1317
		if (desc->flags & CMD_DESC_FIXED)
			length = desc->length.fixed;
		else
			length = ((*cmd & desc->length.mask) + LENGTH_BIAS);

		if ((batch_end - cmd) < length) {
1318
			DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n",
1319 1320
					 *cmd,
					 length,
1321
					 batch_end - cmd);
1322 1323 1324 1325
			ret = -EINVAL;
			break;
		}

1326
		if (!check_cmd(engine, desc, cmd, length, is_master)) {
1327
			ret = -EACCES;
1328 1329 1330 1331
			break;
		}

		cmd += length;
1332 1333 1334 1335 1336 1337
		if  (cmd >= batch_end) {
			DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n");
			ret = -EINVAL;
			break;
		}
	} while (1);
1338

1339
	i915_gem_object_unpin_map(shadow_batch_obj);
1340 1341
	return ret;
}
1342 1343 1344

/**
 * i915_cmd_parser_get_version() - get the cmd parser version number
1345
 * @dev_priv: i915 device private
1346 1347 1348 1349 1350 1351
 *
 * The cmd parser maintains a simple increasing integer version number suitable
 * for passing to userspace clients to determine what operations are permitted.
 *
 * Return: the current version number of the cmd parser
 */
1352
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv)
1353
{
1354
	struct intel_engine_cs *engine;
1355
	enum intel_engine_id id;
1356 1357 1358
	bool active = false;

	/* If the command parser is not enabled, report 0 - unsupported */
1359
	for_each_engine(engine, dev_priv, id) {
1360
		if (intel_engine_needs_cmd_parser(engine)) {
1361 1362 1363 1364 1365 1366 1367
			active = true;
			break;
		}
	}
	if (!active)
		return 0;

1368 1369 1370 1371 1372
	/*
	 * Command parser version history
	 *
	 * 1. Initial version. Checks batches and reports violations, but leaves
	 *    hardware parsing enabled (so does not allow new use cases).
1373 1374
	 * 2. Allow access to the MI_PREDICATE_SRC0 and
	 *    MI_PREDICATE_SRC1 registers.
1375
	 * 3. Allow access to the GPGPU_THREADS_DISPATCHED register.
1376
	 * 4. L3 atomic chicken bits of HSW_SCRATCH1 and HSW_ROW_CHICKEN3.
1377
	 * 5. GPGPU dispatch compute indirect registers.
1378
	 * 6. TIMESTAMP register and Haswell CS GPR registers
1379
	 * 7. Allow MI_LOAD_REGISTER_REG between whitelisted registers.
1380 1381 1382
	 * 8. Don't report cmd_check() failures as EINVAL errors to userspace;
	 *    rely on the HW to NOOP disallowed commands as it would without
	 *    the parser enabled.
1383 1384
	 * 9. Don't whitelist or handle oacontrol specially, as ownership
	 *    for oacontrol state is moving to i915-perf.
1385
	 */
1386
	return 9;
1387
}