smpboot.c 34.0 KB
Newer Older
1 2 3
/*
 *	x86 SMP booting functions
 *
4
 *	(c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
I
Ingo Molnar 已提交
5
 *	(c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
 *	Copyright 2001 Andi Kleen, SuSE Labs.
 *
 *	Much of the core SMP work is based on previous work by Thomas Radke, to
 *	whom a great many thanks are extended.
 *
 *	Thanks to Intel for making available several different Pentium,
 *	Pentium Pro and Pentium-II/Xeon MP machines.
 *	Original development of Linux SMP code supported by Caldera.
 *
 *	This code is released under the GNU General Public License version 2 or
 *	later.
 *
 *	Fixes
 *		Felix Koop	:	NR_CPUS used properly
 *		Jose Renau	:	Handle single CPU case.
 *		Alan Cox	:	By repeated request 8) - Total BogoMIPS report.
 *		Greg Wright	:	Fix for kernel stacks panic.
 *		Erich Boleyn	:	MP v1.4 and additional changes.
 *	Matthias Sattler	:	Changes for 2.1 kernel map.
 *	Michel Lespinasse	:	Changes for 2.1 kernel map.
 *	Michael Chastain	:	Change trampoline.S to gnu as.
 *		Alan Cox	:	Dumb bug: 'B' step PPro's are fine
 *		Ingo Molnar	:	Added APIC timers, based on code
 *					from Jose Renau
 *		Ingo Molnar	:	various cleanups and rewrites
 *		Tigran Aivazian	:	fixed "0.00 in /proc/uptime on SMP" bug.
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs
 *	Andi Kleen		:	Changed for SMP boot into long mode.
 *		Martin J. Bligh	: 	Added support for multi-quad systems
 *		Dave Jones	:	Report invalid combinations of Athlon CPUs.
 *		Rusty Russell	:	Hacked into shape for new "hotplug" boot process.
 *      Andi Kleen              :       Converted to new state machine.
 *	Ashok Raj		: 	CPU hotplug support
 *	Glauber Costa		:	i386 and x86_64 integration
 */

42 43
#include <linux/init.h>
#include <linux/smp.h>
44
#include <linux/module.h>
45
#include <linux/sched.h>
46
#include <linux/percpu.h>
G
Glauber Costa 已提交
47
#include <linux/bootmem.h>
48 49
#include <linux/err.h>
#include <linux/nmi.h>
50
#include <linux/tboot.h>
51
#include <linux/stackprotector.h>
52
#include <linux/gfp.h>
53

54
#include <asm/acpi.h>
55
#include <asm/desc.h>
56 57
#include <asm/nmi.h>
#include <asm/irq.h>
58
#include <asm/idle.h>
59
#include <asm/trampoline.h>
60 61
#include <asm/cpu.h>
#include <asm/numa.h>
62 63 64
#include <asm/pgtable.h>
#include <asm/tlbflush.h>
#include <asm/mtrr.h>
I
Ingo Molnar 已提交
65
#include <asm/apic.h>
66
#include <asm/setup.h>
T
Tejun Heo 已提交
67
#include <asm/uv/uv.h>
68
#include <linux/mc146818rtc.h>
69

70
#include <asm/smpboot_hooks.h>
71
#include <asm/i8259.h>
72

73
#ifdef CONFIG_X86_32
74
u8 apicid_2_node[MAX_APICID];
75 76
#endif

77 78 79
/* State of each CPU */
DEFINE_PER_CPU(int, cpu_state) = { 0 };

80 81 82 83 84 85 86 87 88 89 90 91
/* Store all idle threads, this can be reused instead of creating
* a new thread. Also avoids complicated thread destroy functionality
* for idle threads.
*/
#ifdef CONFIG_HOTPLUG_CPU
/*
 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
 * removed after init for !CONFIG_HOTPLUG_CPU.
 */
static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
#define get_idle_for_cpu(x)      (per_cpu(idle_thread_array, x))
#define set_idle_for_cpu(x, p)   (per_cpu(idle_thread_array, x) = (p))
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110

/*
 * We need this for trampoline_base protection from concurrent accesses when
 * off- and onlining cores wildly.
 */
static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);

void cpu_hotplug_driver_lock()
{
        mutex_lock(&x86_cpu_hotplug_driver_mutex);
}

void cpu_hotplug_driver_unlock()
{
        mutex_unlock(&x86_cpu_hotplug_driver_mutex);
}

ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
111
#else
112
static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
113 114 115
#define get_idle_for_cpu(x)      (idle_thread_array[(x)])
#define set_idle_for_cpu(x, p)   (idle_thread_array[(x)] = (p))
#endif
116

117 118 119 120 121 122 123 124
/* Number of siblings per CPU package */
int smp_num_siblings = 1;
EXPORT_SYMBOL(smp_num_siblings);

/* Last level cache ID of each logical CPU */
DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;

/* representing HT siblings of each logical CPU */
125
DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
126 127 128
EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);

/* representing HT and core siblings of each logical CPU */
129
DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
130 131 132 133 134
EXPORT_PER_CPU_SYMBOL(cpu_core_map);

/* Per CPU bogomips and other parameters */
DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
EXPORT_PER_CPU_SYMBOL(cpu_info);
135

136
atomic_t init_deasserted;
137

138 139 140 141 142 143 144 145 146
#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
/* which node each logical CPU is on */
int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
EXPORT_SYMBOL(cpu_to_node_map);

/* set up a mapping between cpu and node. */
static void map_cpu_to_node(int cpu, int node)
{
	printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
147
	cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
148 149 150 151 152 153 154 155 156 157
	cpu_to_node_map[cpu] = node;
}

/* undo a mapping between cpu and node. */
static void unmap_cpu_to_node(int cpu)
{
	int node;

	printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
	for (node = 0; node < MAX_NUMNODES; node++)
158
		cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
159 160 161 162 163 164 165 166
	cpu_to_node_map[cpu] = 0;
}
#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
#define map_cpu_to_node(cpu, node)	({})
#define unmap_cpu_to_node(cpu)	({})
#endif

#ifdef CONFIG_X86_32
167 168
static int boot_cpu_logical_apicid;

169 170 171
u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
					{ [0 ... NR_CPUS-1] = BAD_APICID };

I
Ingo Molnar 已提交
172
static void map_cpu_to_logical_apicid(void)
173 174 175
{
	int cpu = smp_processor_id();
	int apicid = logical_smp_processor_id();
176
	int node = apic->apicid_to_node(apicid);
177 178 179 180 181 182 183 184

	if (!node_online(node))
		node = first_online_node;

	cpu_2_logical_apicid[cpu] = apicid;
	map_cpu_to_node(cpu, node);
}

185
void numa_remove_cpu(int cpu)
186 187 188 189 190 191 192 193
{
	cpu_2_logical_apicid[cpu] = BAD_APICID;
	unmap_cpu_to_node(cpu);
}
#else
#define map_cpu_to_logical_apicid()  do {} while (0)
#endif

194 195 196 197
/*
 * Report back to the Boot Processor.
 * Running on AP.
 */
I
Ingo Molnar 已提交
198
static void __cpuinit smp_callin(void)
199 200 201 202 203 204 205 206 207 208
{
	int cpuid, phys_id;
	unsigned long timeout;

	/*
	 * If waken up by an INIT in an 82489DX configuration
	 * we may get here before an INIT-deassert IPI reaches
	 * our local APIC.  We have to wait for the IPI or we'll
	 * lock up on an APIC access.
	 */
209 210
	if (apic->wait_for_init_deassert)
		apic->wait_for_init_deassert(&init_deasserted);
211 212 213 214

	/*
	 * (This works even if the APIC is not enabled.)
	 */
215
	phys_id = read_apic_id();
216
	cpuid = smp_processor_id();
217
	if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
218 219 220
		panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
					phys_id, cpuid);
	}
221
	pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238

	/*
	 * STARTUP IPIs are fragile beasts as they might sometimes
	 * trigger some glue motherboard logic. Complete APIC bus
	 * silence for 1 second, this overestimates the time the
	 * boot CPU is spending to send the up to 2 STARTUP IPIs
	 * by a factor of two. This should be enough.
	 */

	/*
	 * Waiting 2s total for startup (udelay is not yet working)
	 */
	timeout = jiffies + 2*HZ;
	while (time_before(jiffies, timeout)) {
		/*
		 * Has the boot CPU finished it's STARTUP sequence?
		 */
239
		if (cpumask_test_cpu(cpuid, cpu_callout_mask))
240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
			break;
		cpu_relax();
	}

	if (!time_before(jiffies, timeout)) {
		panic("%s: CPU%d started up but did not get a callout!\n",
		      __func__, cpuid);
	}

	/*
	 * the boot CPU has finished the init stage and is spinning
	 * on callin_map until we finish. We are free to set up this
	 * CPU, first the APIC. (this is probably redundant on most
	 * boards)
	 */

256
	pr_debug("CALLIN, before setup_local_APIC().\n");
257 258
	if (apic->smp_callin_clear_local_apic)
		apic->smp_callin_clear_local_apic();
259 260 261 262
	setup_local_APIC();
	end_local_APIC_setup();
	map_cpu_to_logical_apicid();

263 264 265
	/*
	 * Need to setup vector mappings before we enable interrupts.
	 */
266
	setup_vector_irq(smp_processor_id());
267 268 269 270 271 272 273 274 275
	/*
	 * Get our bogomips.
	 *
	 * Need to enable IRQs because it can take longer and then
	 * the NMI watchdog might kill us.
	 */
	local_irq_enable();
	calibrate_delay();
	local_irq_disable();
276
	pr_debug("Stack at about %p\n", &cpuid);
277 278 279 280 281 282

	/*
	 * Save our processor parameters
	 */
	smp_store_cpu_info(cpuid);

283 284
	notify_cpu_starting(cpuid);

285 286 287
	/*
	 * Allow the master to continue.
	 */
288
	cpumask_set_cpu(cpuid, cpu_callin_mask);
289 290
}

291 292 293
/*
 * Activate a secondary processor.
 */
294
notrace static void __cpuinit start_secondary(void *unused)
295 296 297 298 299 300
{
	/*
	 * Don't put *anything* before cpu_init(), SMP booting is too
	 * fragile that we want to limit the things done here to the
	 * most necessary things.
	 */
301 302 303
	cpu_init();
	preempt_disable();
	smp_callin();
304 305

#ifdef CONFIG_X86_32
306
	/* switch away from the initial page table */
307 308 309 310
	load_cr3(swapper_pg_dir);
	__flush_tlb_all();
#endif

311 312 313 314 315 316 317 318
	/* otherwise gcc will move up smp_processor_id before the cpu_init */
	barrier();
	/*
	 * Check TSC synchronization with the BP:
	 */
	check_tsc_sync_target();

	if (nmi_watchdog == NMI_IO_APIC) {
319
		legacy_pic->chip->mask(0);
320
		enable_NMI_through_LVT0();
321
		legacy_pic->chip->unmask(0);
322 323
	}

324
	/* This must be done before setting cpu_online_mask */
325 326 327 328 329 330 331 332 333 334
	set_cpu_sibling_map(raw_smp_processor_id());
	wmb();

	/*
	 * We need to hold call_lock, so there is no inconsistency
	 * between the time smp_call_function() determines number of
	 * IPI recipients, and the time when the determination is made
	 * for which cpus receive the IPI. Holding this
	 * lock helps us to not include this cpu in a currently in progress
	 * smp_call_function().
335 336 337 338
	 *
	 * We need to hold vector_lock so there the set of online cpus
	 * does not change while we are assigning vectors to cpus.  Holding
	 * this lock ensures we don't half assign or remove an irq from a cpu.
339
	 */
340
	ipi_call_lock();
341
	lock_vector_lock();
342
	set_cpu_online(smp_processor_id(), true);
343
	unlock_vector_lock();
344
	ipi_call_unlock();
345
	per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
346
	x86_platform.nmi_init();
347

348 349 350
	/* enable local interrupts */
	local_irq_enable();

351 352
	/* to prevent fake stack check failure in clock setup */
	boot_init_stack_canary();
353

354
	x86_cpuinit.setup_percpu_clockev();
355 356 357 358 359

	wmb();
	cpu_idle();
}

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
#ifdef CONFIG_CPUMASK_OFFSTACK
/* In this case, llc_shared_map is a pointer to a cpumask. */
static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
				    const struct cpuinfo_x86 *src)
{
	struct cpumask *llc = dst->llc_shared_map;
	*dst = *src;
	dst->llc_shared_map = llc;
}
#else
static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
				    const struct cpuinfo_x86 *src)
{
	*dst = *src;
}
#endif /* CONFIG_CPUMASK_OFFSTACK */

377 378 379 380 381 382 383 384 385
/*
 * The bootstrap kernel entry code has set these up. Save them for
 * a given CPU
 */

void __cpuinit smp_store_cpu_info(int id)
{
	struct cpuinfo_x86 *c = &cpu_data(id);

386
	copy_cpuinfo_x86(c, &boot_cpu_data);
387 388 389 390 391 392
	c->cpu_index = id;
	if (id != 0)
		identify_secondary_cpu(c);
}


393 394 395 396 397
void __cpuinit set_cpu_sibling_map(int cpu)
{
	int i;
	struct cpuinfo_x86 *c = &cpu_data(cpu);

398
	cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
399 400

	if (smp_num_siblings > 1) {
401 402 403 404 405 406 407 408 409
		for_each_cpu(i, cpu_sibling_setup_mask) {
			struct cpuinfo_x86 *o = &cpu_data(i);

			if (c->phys_proc_id == o->phys_proc_id &&
			    c->cpu_core_id == o->cpu_core_id) {
				cpumask_set_cpu(i, cpu_sibling_mask(cpu));
				cpumask_set_cpu(cpu, cpu_sibling_mask(i));
				cpumask_set_cpu(i, cpu_core_mask(cpu));
				cpumask_set_cpu(cpu, cpu_core_mask(i));
410 411
				cpumask_set_cpu(i, c->llc_shared_map);
				cpumask_set_cpu(cpu, o->llc_shared_map);
412 413 414
			}
		}
	} else {
415
		cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
416 417
	}

418
	cpumask_set_cpu(cpu, c->llc_shared_map);
419 420

	if (current_cpu_data.x86_max_cores == 1) {
421
		cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
422 423 424 425
		c->booted_cores = 1;
		return;
	}

426
	for_each_cpu(i, cpu_sibling_setup_mask) {
427 428
		if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
		    per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
429 430
			cpumask_set_cpu(i, c->llc_shared_map);
			cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
431 432
		}
		if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
433 434
			cpumask_set_cpu(i, cpu_core_mask(cpu));
			cpumask_set_cpu(cpu, cpu_core_mask(i));
435 436 437
			/*
			 *  Does this new cpu bringup a new core?
			 */
438
			if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
439 440 441 442
				/*
				 * for each core in package, increment
				 * the booted_cores for this new cpu
				 */
443
				if (cpumask_first(cpu_sibling_mask(i)) == i)
444 445 446 447 448 449 450 451 452 453 454 455 456
					c->booted_cores++;
				/*
				 * increment the core count for all
				 * the other cpus in this package
				 */
				if (i != cpu)
					cpu_data(i).booted_cores++;
			} else if (i != cpu && !c->booted_cores)
				c->booted_cores = cpu_data(i).booted_cores;
		}
	}
}

457
/* maps the cpu to the sched domain representing multi-core */
R
Rusty Russell 已提交
458
const struct cpumask *cpu_coregroup_mask(int cpu)
459 460 461 462 463 464
{
	struct cpuinfo_x86 *c = &cpu_data(cpu);
	/*
	 * For perf, we return last level cache shared map.
	 * And for power savings, we return cpu_core_map
	 */
465 466
	if ((sched_mc_power_savings || sched_smt_power_savings) &&
	    !(cpu_has(c, X86_FEATURE_AMD_DCM)))
467
		return cpu_core_mask(cpu);
468
	else
469
		return c->llc_shared_map;
R
Rusty Russell 已提交
470 471
}

I
Ingo Molnar 已提交
472
static void impress_friends(void)
473 474 475 476 477 478
{
	int cpu;
	unsigned long bogosum = 0;
	/*
	 * Allow the user to impress friends.
	 */
479
	pr_debug("Before bogomips.\n");
480
	for_each_possible_cpu(cpu)
481
		if (cpumask_test_cpu(cpu, cpu_callout_mask))
482 483 484
			bogosum += cpu_data(cpu).loops_per_jiffy;
	printk(KERN_INFO
		"Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
485
		num_online_cpus(),
486 487 488
		bogosum/(500000/HZ),
		(bogosum/(5000/HZ))%100);

489
	pr_debug("Before bogocount - setting activated=1.\n");
490 491
}

492
void __inquire_remote_apic(int apicid)
493 494 495 496 497 498
{
	unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
	char *names[] = { "ID", "VERSION", "SPIV" };
	int timeout;
	u32 status;

Y
Yinghai Lu 已提交
499
	printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
500 501

	for (i = 0; i < ARRAY_SIZE(regs); i++) {
Y
Yinghai Lu 已提交
502
		printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
503 504 505 506 507 508 509 510 511

		/*
		 * Wait for idle.
		 */
		status = safe_apic_wait_icr_idle();
		if (status)
			printk(KERN_CONT
			       "a previous APIC delivery may have failed\n");

512
		apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535

		timeout = 0;
		do {
			udelay(100);
			status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
		} while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);

		switch (status) {
		case APIC_ICR_RR_VALID:
			status = apic_read(APIC_RRR);
			printk(KERN_CONT "%08x\n", status);
			break;
		default:
			printk(KERN_CONT "failed\n");
		}
	}
}

/*
 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
 * won't ... remember to clear down the APIC, etc later.
 */
536
int __cpuinit
537
wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
538 539 540 541 542 543 544
{
	unsigned long send_status, accept_status = 0;
	int maxlvt;

	/* Target chip */
	/* Boot on the stack */
	/* Kick the second */
545
	apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
546

547
	pr_debug("Waiting for send to finish...\n");
548 549 550 551 552 553
	send_status = safe_apic_wait_icr_idle();

	/*
	 * Give the other CPU some time to accept the IPI.
	 */
	udelay(200);
554
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
555 556 557 558 559
		maxlvt = lapic_get_maxlvt();
		if (maxlvt > 3)			/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
	}
560
	pr_debug("NMI sent.\n");
561 562 563 564 565 566 567 568 569

	if (send_status)
		printk(KERN_ERR "APIC never delivered???\n");
	if (accept_status)
		printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);

	return (send_status | accept_status);
}

570
static int __cpuinit
571
wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
572 573 574 575
{
	unsigned long send_status, accept_status = 0;
	int maxlvt, num_starts, j;

576 577
	maxlvt = lapic_get_maxlvt();

578 579 580 581
	/*
	 * Be paranoid about clearing APIC errors.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid])) {
582 583
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
584 585 586
		apic_read(APIC_ESR);
	}

587
	pr_debug("Asserting INIT.\n");
588 589 590 591 592 593 594

	/*
	 * Turn INIT on target chip
	 */
	/*
	 * Send IPI
	 */
595 596
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
		       phys_apicid);
597

598
	pr_debug("Waiting for send to finish...\n");
599 600 601 602
	send_status = safe_apic_wait_icr_idle();

	mdelay(10);

603
	pr_debug("Deasserting INIT.\n");
604 605 606

	/* Target chip */
	/* Send IPI */
607
	apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
608

609
	pr_debug("Waiting for send to finish...\n");
610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
	send_status = safe_apic_wait_icr_idle();

	mb();
	atomic_set(&init_deasserted, 1);

	/*
	 * Should we send STARTUP IPIs ?
	 *
	 * Determine this based on the APIC version.
	 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
	 */
	if (APIC_INTEGRATED(apic_version[phys_apicid]))
		num_starts = 2;
	else
		num_starts = 0;

	/*
	 * Paravirt / VMI wants a startup IPI hook here to set up the
	 * target processor state.
	 */
	startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
			 (unsigned long)stack_start.sp);

	/*
	 * Run STARTUP IPI loop.
	 */
636
	pr_debug("#startup loops: %d.\n", num_starts);
637 638

	for (j = 1; j <= num_starts; j++) {
639
		pr_debug("Sending STARTUP #%d.\n", j);
640 641
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
			apic_write(APIC_ESR, 0);
642
		apic_read(APIC_ESR);
643
		pr_debug("After apic_write.\n");
644 645 646 647 648 649 650 651

		/*
		 * STARTUP IPI
		 */

		/* Target chip */
		/* Boot on the stack */
		/* Kick the second */
652 653
		apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
			       phys_apicid);
654 655 656 657 658 659

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(300);

660
		pr_debug("Startup point 1.\n");
661

662
		pr_debug("Waiting for send to finish...\n");
663 664 665 666 667 668
		send_status = safe_apic_wait_icr_idle();

		/*
		 * Give the other CPU some time to accept the IPI.
		 */
		udelay(200);
669
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP.  */
670 671 672 673 674
			apic_write(APIC_ESR, 0);
		accept_status = (apic_read(APIC_ESR) & 0xEF);
		if (send_status || accept_status)
			break;
	}
675
	pr_debug("After Startup.\n");
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700

	if (send_status)
		printk(KERN_ERR "APIC never delivered???\n");
	if (accept_status)
		printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);

	return (send_status | accept_status);
}

struct create_idle {
	struct work_struct work;
	struct task_struct *idle;
	struct completion done;
	int cpu;
};

static void __cpuinit do_fork_idle(struct work_struct *work)
{
	struct create_idle *c_idle =
		container_of(work, struct create_idle, work);

	c_idle->idle = fork_idle(c_idle->cpu);
	complete(&c_idle->done);
}

701 702 703 704
/* reduce the number of lines printed when booting a large cpu count system */
static void __cpuinit announce_cpu(int cpu, int apicid)
{
	static int current_node = -1;
705
	int node = early_cpu_to_node(cpu);
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720

	if (system_state == SYSTEM_BOOTING) {
		if (node != current_node) {
			if (current_node > (-1))
				pr_cont(" Ok.\n");
			current_node = node;
			pr_info("Booting Node %3d, Processors ", node);
		}
		pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
		return;
	} else
		pr_info("Booting Node %d Processor %d APIC 0x%x\n",
			node, cpu, apicid);
}

721 722 723
/*
 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
724 725
 * Returns zero if CPU booted OK, else error code from
 * ->wakeup_secondary_cpu.
726
 */
727
static int __cpuinit do_boot_cpu(int apicid, int cpu)
728 729 730
{
	unsigned long boot_error = 0;
	unsigned long start_ip;
731
	int timeout;
732
	struct create_idle c_idle = {
733 734
		.cpu	= cpu,
		.done	= COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
735
	};
736

737
	INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753

	alternatives_smp_switch(1);

	c_idle.idle = get_idle_for_cpu(cpu);

	/*
	 * We can't use kernel_thread since we must avoid to
	 * reschedule the child.
	 */
	if (c_idle.idle) {
		c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
			(THREAD_SIZE +  task_stack_page(c_idle.idle))) - 1);
		init_idle(c_idle.idle, cpu);
		goto do_rest;
	}

754 755
	schedule_work(&c_idle.work);
	wait_for_completion(&c_idle.done);
756 757 758

	if (IS_ERR(c_idle.idle)) {
		printk("failed fork for CPU %d\n", cpu);
759
		destroy_work_on_stack(&c_idle.work);
760 761 762 763 764 765
		return PTR_ERR(c_idle.idle);
	}

	set_idle_for_cpu(cpu, c_idle.idle);
do_rest:
	per_cpu(current_task, cpu) = c_idle.idle;
766
#ifdef CONFIG_X86_32
767 768 769 770
	/* Stack for startup_32 can be just as for start_secondary onwards */
	irq_ctx_init(cpu);
#else
	clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
771
	initial_gs = per_cpu_offset(cpu);
772 773 774
	per_cpu(kernel_stack, cpu) =
		(unsigned long)task_stack_page(c_idle.idle) -
		KERNEL_STACK_OFFSET + THREAD_SIZE;
775
#endif
776
	early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
777
	initial_code = (unsigned long)start_secondary;
G
Glauber Costa 已提交
778
	stack_start.sp = (void *) c_idle.idle->thread.sp;
779 780 781 782

	/* start_ip had better be page-aligned! */
	start_ip = setup_trampoline();

783 784
	/* So we see what's up */
	announce_cpu(cpu, apicid);
785 786 787 788 789 790 791 792

	/*
	 * This grunge runs the startup process for
	 * the targeted processor.
	 */

	atomic_set(&init_deasserted, 0);

J
Jack Steiner 已提交
793
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
794

795
		pr_debug("Setting warm reset code and vector.\n");
796

J
Jack Steiner 已提交
797 798 799
		smpboot_setup_warm_reset_vector(start_ip);
		/*
		 * Be paranoid about clearing APIC errors.
800 801 802 803 804
		*/
		if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
			apic_write(APIC_ESR, 0);
			apic_read(APIC_ESR);
		}
J
Jack Steiner 已提交
805
	}
806 807

	/*
808 809
	 * Kick the secondary CPU. Use the method in the APIC driver
	 * if it's defined - or use an INIT boot APIC message otherwise:
810
	 */
811 812 813 814
	if (apic->wakeup_secondary_cpu)
		boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
	else
		boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
815 816 817 818 819

	if (!boot_error) {
		/*
		 * allow APs to start initializing.
		 */
820
		pr_debug("Before Callout %d.\n", cpu);
821
		cpumask_set_cpu(cpu, cpu_callout_mask);
822
		pr_debug("After Callout %d.\n", cpu);
823 824 825 826 827

		/*
		 * Wait 5s total for a response
		 */
		for (timeout = 0; timeout < 50000; timeout++) {
828
			if (cpumask_test_cpu(cpu, cpu_callin_mask))
829 830
				break;	/* It has booted */
			udelay(100);
831 832 833 834 835 836 837
			/*
			 * Allow other tasks to run while we wait for the
			 * AP to come online. This also gives a chance
			 * for the MTRR work(triggered by the AP coming online)
			 * to be completed in the stop machine context.
			 */
			schedule();
838 839
		}

840 841 842
		if (cpumask_test_cpu(cpu, cpu_callin_mask))
			pr_debug("CPU%d: has booted.\n", cpu);
		else {
843 844 845 846
			boot_error = 1;
			if (*((volatile unsigned char *)trampoline_base)
					== 0xA5)
				/* trampoline started but...? */
847
				pr_err("CPU%d: Stuck ??\n", cpu);
848 849
			else
				/* trampoline code not run */
850
				pr_err("CPU%d: Not responding.\n", cpu);
851 852
			if (apic->inquire_remote_apic)
				apic->inquire_remote_apic(apicid);
853 854
		}
	}
855

856 857
	if (boot_error) {
		/* Try to put things back the way they were before ... */
858
		numa_remove_cpu(cpu); /* was set by numa_add_cpu */
859 860 861 862 863 864 865 866

		/* was set by do_boot_cpu() */
		cpumask_clear_cpu(cpu, cpu_callout_mask);

		/* was set by cpu_init() */
		cpumask_clear_cpu(cpu, cpu_initialized_mask);

		set_cpu_present(cpu, false);
867 868 869 870 871 872
		per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
	}

	/* mark "stuck" area as not stuck */
	*((volatile unsigned long *)trampoline_base) = 0;

873 874 875 876 877 878
	if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
		/*
		 * Cleanup possible dangling ends...
		 */
		smpboot_restore_warm_reset_vector();
	}
879

880
	destroy_work_on_stack(&c_idle.work);
881 882 883 884 885
	return boot_error;
}

int __cpuinit native_cpu_up(unsigned int cpu)
{
886
	int apicid = apic->cpu_present_to_apicid(cpu);
887 888 889 890 891
	unsigned long flags;
	int err;

	WARN_ON(irqs_disabled());

892
	pr_debug("++++++++++++++++++++=_---CPU UP  %u\n", cpu);
893 894 895 896 897 898 899 900 901 902

	if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
	    !physid_isset(apicid, phys_cpu_present_map)) {
		printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
		return -EINVAL;
	}

	/*
	 * Already booted CPU?
	 */
903
	if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
904
		pr_debug("do_boot_cpu %d Already started\n", cpu);
905 906 907 908 909 910 911 912 913 914 915 916
		return -ENOSYS;
	}

	/*
	 * Save current MTRR state in case it was changed since early boot
	 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
	 */
	mtrr_save_state();

	per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;

	err = do_boot_cpu(apicid, cpu);
917
	if (err) {
918
		pr_debug("do_boot_cpu failed %d\n", err);
919
		return -EIO;
920 921 922 923 924 925 926 927 928 929
	}

	/*
	 * Check TSC synchronization with the AP (keep irqs disabled
	 * while doing so):
	 */
	local_irq_save(flags);
	check_tsc_sync_source(cpu);
	local_irq_restore(flags);

930
	while (!cpu_online(cpu)) {
931 932 933 934 935 936 937
		cpu_relax();
		touch_nmi_watchdog();
	}

	return 0;
}

938 939 940 941 942 943 944
/*
 * Fall back to non SMP mode after errors.
 *
 * RED-PEN audit/test this more. I bet there is more state messed up here.
 */
static __init void disable_smp(void)
{
945 946
	init_cpu_present(cpumask_of(0));
	init_cpu_possible(cpumask_of(0));
947
	smpboot_clear_io_apic_irqs();
948

949
	if (smp_found_config)
950
		physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
951
	else
952
		physid_set_mask_of_physid(0, &phys_cpu_present_map);
953
	map_cpu_to_logical_apicid();
954 955
	cpumask_set_cpu(0, cpu_sibling_mask(0));
	cpumask_set_cpu(0, cpu_core_mask(0));
956 957 958 959 960 961 962
}

/*
 * Various sanity checks.
 */
static int __init smp_sanity_check(unsigned max_cpus)
{
J
Jack Steiner 已提交
963
	preempt_disable();
964

965
#if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
966 967 968 969 970 971
	if (def_to_bigsmp && nr_cpu_ids > 8) {
		unsigned int cpu;
		unsigned nr;

		printk(KERN_WARNING
		       "More than 8 CPUs detected - skipping them.\n"
972
		       "Use CONFIG_X86_BIGSMP.\n");
973 974 975 976

		nr = 0;
		for_each_present_cpu(cpu) {
			if (nr >= 8)
977
				set_cpu_present(cpu, false);
978 979 980 981 982 983
			nr++;
		}

		nr = 0;
		for_each_possible_cpu(cpu) {
			if (nr >= 8)
984
				set_cpu_possible(cpu, false);
985 986 987 988 989 990 991
			nr++;
		}

		nr_cpu_ids = 8;
	}
#endif

992
	if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
M
Michael Tokarev 已提交
993 994 995 996
		printk(KERN_WARNING
			"weird, boot CPU (#%d) not listed by the BIOS.\n",
			hard_smp_processor_id());

997 998 999 1000 1001 1002 1003 1004
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}

	/*
	 * If we couldn't find an SMP configuration at boot time,
	 * get out of here now!
	 */
	if (!smp_found_config && !acpi_lapic) {
J
Jack Steiner 已提交
1005
		preempt_enable();
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
		printk(KERN_NOTICE "SMP motherboard not detected.\n");
		disable_smp();
		if (APIC_init_uniprocessor())
			printk(KERN_NOTICE "Local APIC not detected."
					   " Using dummy APIC emulation.\n");
		return -1;
	}

	/*
	 * Should not be necessary because the MP table should list the boot
	 * CPU too, but we do it for the sake of robustness anyway.
	 */
1018
	if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1019 1020 1021 1022 1023
		printk(KERN_NOTICE
			"weird, boot CPU (#%d) not listed by the BIOS.\n",
			boot_cpu_physical_apicid);
		physid_set(hard_smp_processor_id(), phys_cpu_present_map);
	}
J
Jack Steiner 已提交
1024
	preempt_enable();
1025 1026 1027 1028 1029 1030

	/*
	 * If we couldn't find a local APIC, then get out of here now!
	 */
	if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
	    !cpu_has_apic) {
1031 1032 1033 1034
		if (!disable_apic) {
			pr_err("BIOS bug, local APIC #%d not detected!...\n",
				boot_cpu_physical_apicid);
			pr_err("... forcing use of dummy APIC emulation."
1035
				"(tell your hw vendor)\n");
1036
		}
1037
		smpboot_clear_io_apic();
1038
		arch_disable_smp_support();
1039 1040 1041 1042 1043 1044 1045 1046 1047
		return -1;
	}

	verify_local_APIC();

	/*
	 * If SMP should be disabled, then really disable it!
	 */
	if (!max_cpus) {
1048
		printk(KERN_INFO "SMP mode deactivated.\n");
1049
		smpboot_clear_io_apic();
1050 1051 1052

		localise_nmi_watchdog();

1053 1054 1055
		connect_bsp_APIC();
		setup_local_APIC();
		end_local_APIC_setup();
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
		return -1;
	}

	return 0;
}

static void __init smp_cpu_index_default(void)
{
	int i;
	struct cpuinfo_x86 *c;

1067
	for_each_possible_cpu(i) {
1068 1069
		c = &cpu_data(i);
		/* mark all to hotplug */
1070
		c->cpu_index = nr_cpu_ids;
1071 1072 1073 1074 1075 1076 1077 1078 1079
	}
}

/*
 * Prepare for SMP bootup.  The MP table or ACPI has been read
 * earlier.  Just do some sanity checking here and enable APIC mode.
 */
void __init native_smp_prepare_cpus(unsigned int max_cpus)
{
1080 1081
	unsigned int i;

1082
	preempt_disable();
1083 1084
	smp_cpu_index_default();
	current_cpu_data = boot_cpu_data;
1085
	cpumask_copy(cpu_callin_mask, cpumask_of(0));
1086 1087 1088 1089 1090
	mb();
	/*
	 * Setup boot CPU information
	 */
	smp_store_cpu_info(0); /* Final full version of the data */
1091
#ifdef CONFIG_X86_32
1092
	boot_cpu_logical_apicid = logical_smp_processor_id();
1093
#endif
1094
	current_thread_info()->cpu = 0;  /* needed? */
1095
	for_each_possible_cpu(i) {
1096 1097 1098
		zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
		zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
		zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
1099
	}
1100 1101
	set_cpu_sibling_map(0);

1102
	enable_IR_x2apic();
1103
	default_setup_apic_routing();
1104

1105 1106 1107
	if (smp_sanity_check(max_cpus) < 0) {
		printk(KERN_INFO "SMP disabled\n");
		disable_smp();
1108
		goto out;
1109 1110
	}

J
Jack Steiner 已提交
1111
	preempt_disable();
1112
	if (read_apic_id() != boot_cpu_physical_apicid) {
1113
		panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1114
		     read_apic_id(), boot_cpu_physical_apicid);
1115 1116
		/* Or can we switch back to PIC here? */
	}
J
Jack Steiner 已提交
1117
	preempt_enable();
1118 1119

	connect_bsp_APIC();
1120

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	/*
	 * Switch from PIC to APIC mode.
	 */
	setup_local_APIC();

	/*
	 * Enable IO APIC before setting up error vector
	 */
	if (!skip_ioapic_setup && nr_ioapics)
		enable_IO_APIC();
1131

1132 1133 1134 1135
	end_local_APIC_setup();

	map_cpu_to_logical_apicid();

1136 1137
	if (apic->setup_portio_remap)
		apic->setup_portio_remap();
1138 1139 1140 1141 1142 1143 1144 1145

	smpboot_setup_io_apic();
	/*
	 * Set up local APIC timer on boot CPU.
	 */

	printk(KERN_INFO "CPU%d: ", 0);
	print_cpu_info(&cpu_data(0));
1146
	x86_init.timers.setup_percpu_clockev();
1147 1148 1149

	if (is_uv_system())
		uv_system_init();
1150 1151

	set_mtrr_aps_delayed_init();
1152 1153
out:
	preempt_enable();
1154
}
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165

void arch_enable_nonboot_cpus_begin(void)
{
	set_mtrr_aps_delayed_init();
}

void arch_enable_nonboot_cpus_end(void)
{
	mtrr_aps_init();
}

1166 1167 1168 1169 1170 1171
/*
 * Early setup to make printk work.
 */
void __init native_smp_prepare_boot_cpu(void)
{
	int me = smp_processor_id();
1172
	switch_to_new_gdt(me);
1173 1174
	/* already set me in cpu_online_mask in boot_cpu_init() */
	cpumask_set_cpu(me, cpu_callout_mask);
1175 1176 1177
	per_cpu(cpu_state, me) = CPU_ONLINE;
}

1178 1179
void __init native_smp_cpus_done(unsigned int max_cpus)
{
1180
	pr_debug("Boot done.\n");
1181 1182 1183 1184 1185 1186

	impress_friends();
#ifdef CONFIG_X86_IO_APIC
	setup_ioapic_dest();
#endif
	check_nmi_watchdog();
1187
	mtrr_aps_init();
1188 1189
}

1190 1191 1192 1193 1194 1195 1196 1197 1198
static int __initdata setup_possible_cpus = -1;
static int __init _setup_possible_cpus(char *str)
{
	get_option(&str, &setup_possible_cpus);
	return 0;
}
early_param("possible_cpus", _setup_possible_cpus);


1199
/*
1200
 * cpu_possible_mask should be static, it cannot change as cpu's
1201 1202 1203
 * are onlined, or offlined. The reason is per-cpu data-structures
 * are allocated by some modules at init time, and dont expect to
 * do this dynamically on cpu arrival/departure.
1204
 * cpu_present_mask on the other hand can change dynamically.
1205 1206 1207 1208 1209 1210
 * In case when cpu_hotplug is not compiled, then we resort to current
 * behaviour, which is cpu_possible == cpu_present.
 * - Ashok Raj
 *
 * Three ways to find out the number of additional hotplug CPUs:
 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1211
 * - The user can overwrite it with possible_cpus=NUM
1212 1213 1214 1215 1216 1217
 * - Otherwise don't reserve additional CPUs.
 * We do this because additional CPUs waste a lot of memory.
 * -AK
 */
__init void prefill_possible_map(void)
{
T
Thomas Gleixner 已提交
1218
	int i, possible;
1219

1220 1221 1222 1223
	/* no processor from mptable or madt */
	if (!num_processors)
		num_processors = 1;

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	i = setup_max_cpus ?: 1;
	if (setup_possible_cpus == -1) {
		possible = num_processors;
#ifdef CONFIG_HOTPLUG_CPU
		if (setup_max_cpus)
			possible += disabled_cpus;
#else
		if (possible > i)
			possible = i;
#endif
	} else
1235 1236
		possible = setup_possible_cpus;

1237 1238
	total_cpus = max_t(int, possible, num_processors + disabled_cpus);

1239 1240
	/* nr_cpu_ids could be reduced via nr_cpus= */
	if (possible > nr_cpu_ids) {
1241 1242
		printk(KERN_WARNING
			"%d Processors exceeds NR_CPUS limit of %d\n",
1243 1244
			possible, nr_cpu_ids);
		possible = nr_cpu_ids;
1245
	}
1246

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
#ifdef CONFIG_HOTPLUG_CPU
	if (!setup_max_cpus)
#endif
	if (possible > i) {
		printk(KERN_WARNING
			"%d Processors exceeds max_cpus limit of %u\n",
			possible, setup_max_cpus);
		possible = i;
	}

1257 1258 1259 1260
	printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
		possible, max_t(int, possible - num_processors, 0));

	for (i = 0; i < possible; i++)
1261
		set_cpu_possible(i, true);
1262 1263
	for (; i < NR_CPUS; i++)
		set_cpu_possible(i, false);
1264 1265

	nr_cpu_ids = possible;
1266
}
1267

1268 1269 1270 1271 1272 1273 1274
#ifdef CONFIG_HOTPLUG_CPU

static void remove_siblinginfo(int cpu)
{
	int sibling;
	struct cpuinfo_x86 *c = &cpu_data(cpu);

1275 1276
	for_each_cpu(sibling, cpu_core_mask(cpu)) {
		cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1277 1278 1279
		/*/
		 * last thread sibling in this cpu core going down
		 */
1280
		if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1281 1282 1283
			cpu_data(sibling).booted_cores--;
	}

1284 1285 1286 1287
	for_each_cpu(sibling, cpu_sibling_mask(cpu))
		cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
	cpumask_clear(cpu_sibling_mask(cpu));
	cpumask_clear(cpu_core_mask(cpu));
1288 1289
	c->phys_proc_id = 0;
	c->cpu_core_id = 0;
1290
	cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1291 1292
}

1293 1294
static void __ref remove_cpu_from_maps(int cpu)
{
1295 1296 1297
	set_cpu_online(cpu, false);
	cpumask_clear_cpu(cpu, cpu_callout_mask);
	cpumask_clear_cpu(cpu, cpu_callin_mask);
1298
	/* was set by cpu_init() */
1299
	cpumask_clear_cpu(cpu, cpu_initialized_mask);
1300
	numa_remove_cpu(cpu);
1301 1302
}

1303
void cpu_disable_common(void)
1304 1305 1306 1307 1308 1309
{
	int cpu = smp_processor_id();

	remove_siblinginfo(cpu);

	/* It's now safe to remove this processor from the online map */
1310
	lock_vector_lock();
1311
	remove_cpu_from_maps(cpu);
1312
	unlock_vector_lock();
1313
	fixup_irqs();
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
}

int native_cpu_disable(void)
{
	int cpu = smp_processor_id();

	/*
	 * Perhaps use cpufreq to drop frequency, but that could go
	 * into generic code.
	 *
	 * We won't take down the boot processor on i386 due to some
	 * interrupts only being able to be serviced by the BSP.
	 * Especially so if we're not using an IOAPIC	-zwane
	 */
	if (cpu == 0)
		return -EBUSY;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		stop_apic_nmi_watchdog(NULL);
	clear_local_APIC();

	cpu_disable_common();
1336 1337 1338
	return 0;
}

1339
void native_cpu_die(unsigned int cpu)
1340 1341 1342 1343 1344 1345 1346
{
	/* We don't do anything here: idle task is faking death itself. */
	unsigned int i;

	for (i = 0; i < 10; i++) {
		/* They ack this in play_dead by setting CPU_DEAD */
		if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1347 1348 1349
			if (system_state == SYSTEM_RUNNING)
				pr_info("CPU %u is now offline\n", cpu);

1350 1351 1352 1353 1354 1355
			if (1 == num_online_cpus())
				alternatives_smp_switch(0);
			return;
		}
		msleep(100);
	}
1356
	pr_err("CPU %u didn't die...\n", cpu);
1357
}
1358 1359 1360 1361 1362 1363

void play_dead_common(void)
{
	idle_task_exit();
	reset_lazy_tlbstate();
	irq_ctx_exit(raw_smp_processor_id());
1364
	c1e_remove_cpu(raw_smp_processor_id());
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378

	mb();
	/* Ack it */
	__get_cpu_var(cpu_state) = CPU_DEAD;

	/*
	 * With physical CPU hotplug, we should halt the cpu
	 */
	local_irq_disable();
}

void native_play_dead(void)
{
	play_dead_common();
1379
	tboot_shutdown(TB_SHUTDOWN_WFS);
1380 1381 1382
	wbinvd_halt();
}

1383
#else /* ... !CONFIG_HOTPLUG_CPU */
1384
int native_cpu_disable(void)
1385 1386 1387 1388
{
	return -ENOSYS;
}

1389
void native_cpu_die(unsigned int cpu)
1390 1391 1392 1393
{
	/* We said "no" in __cpu_disable */
	BUG();
}
1394 1395 1396 1397 1398 1399

void native_play_dead(void)
{
	BUG();
}

1400
#endif