nv30.c 6.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <subdev/bios.h>
26
#include <subdev/bus.h>
27
#include <subdev/gpio.h>
28
#include <subdev/i2c.h>
29
#include <subdev/clk.h>
30
#include <subdev/devinit.h>
31
#include <subdev/mc.h>
32
#include <subdev/timer.h>
33
#include <subdev/fb.h>
34
#include <subdev/instmem.h>
35
#include <subdev/mmu.h>
36

37
#include <engine/device.h>
38 39 40 41 42 43 44
#include <engine/dmaobj.h>
#include <engine/fifo.h>
#include <engine/software.h>
#include <engine/graph.h>
#include <engine/mpeg.h>
#include <engine/disp.h>

45 46 47 48 49
int
nv30_identify(struct nouveau_device *device)
{
	switch (device->chipset) {
	case 0x30:
50
		device->cname = "NV30";
51
		device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
52
		device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
53
		device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
54
		device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
55
		device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv20_devinit_oclass;
56
		device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
57
		device->oclass[NVDEV_SUBDEV_BUS    ] =  nv04_bus_oclass;
58
		device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
59
		device->oclass[NVDEV_SUBDEV_FB     ] =  nv30_fb_oclass;
60
		device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
61
		device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
62
		device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
63
		device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
64
		device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
65
		device->oclass[NVDEV_ENGINE_GR     ] = &nv30_graph_oclass;
66
		device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
67 68
		break;
	case 0x35:
69
		device->cname = "NV35";
70
		device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
71
		device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
72
		device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
73
		device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
74
		device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv20_devinit_oclass;
75
		device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
76
		device->oclass[NVDEV_SUBDEV_BUS    ] =  nv04_bus_oclass;
77
		device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
78
		device->oclass[NVDEV_SUBDEV_FB     ] =  nv35_fb_oclass;
79
		device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
80
		device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
81
		device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
82
		device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
83
		device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
84
		device->oclass[NVDEV_ENGINE_GR     ] = &nv35_graph_oclass;
85
		device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
86 87
		break;
	case 0x31:
88
		device->cname = "NV31";
89
		device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
90
		device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
91
		device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
92
		device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
93
		device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv20_devinit_oclass;
94
		device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
95
		device->oclass[NVDEV_SUBDEV_BUS    ] =  nv31_bus_oclass;
96
		device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
97
		device->oclass[NVDEV_SUBDEV_FB     ] =  nv30_fb_oclass;
98
		device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
99
		device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
100
		device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
101
		device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
102
		device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
103 104
		device->oclass[NVDEV_ENGINE_GR     ] = &nv30_graph_oclass;
		device->oclass[NVDEV_ENGINE_MPEG   ] = &nv31_mpeg_oclass;
105
		device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
106 107
		break;
	case 0x36:
108
		device->cname = "NV36";
109
		device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
110
		device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
111
		device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
112
		device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
113
		device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv20_devinit_oclass;
114
		device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
115
		device->oclass[NVDEV_SUBDEV_BUS    ] =  nv31_bus_oclass;
116
		device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
117
		device->oclass[NVDEV_SUBDEV_FB     ] =  nv36_fb_oclass;
118
		device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
119
		device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
120
		device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
121
		device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
122
		device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
123 124
		device->oclass[NVDEV_ENGINE_GR     ] = &nv35_graph_oclass;
		device->oclass[NVDEV_ENGINE_MPEG   ] = &nv31_mpeg_oclass;
125
		device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
126 127
		break;
	case 0x34:
128
		device->cname = "NV34";
129
		device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
130
		device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
131
		device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
132
		device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
133
		device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv10_devinit_oclass;
134
		device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
135
		device->oclass[NVDEV_SUBDEV_BUS    ] =  nv31_bus_oclass;
136
		device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
137
		device->oclass[NVDEV_SUBDEV_FB     ] =  nv10_fb_oclass;
138
		device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
139
		device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
140
		device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
141
		device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
142
		device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
143 144
		device->oclass[NVDEV_ENGINE_GR     ] = &nv34_graph_oclass;
		device->oclass[NVDEV_ENGINE_MPEG   ] = &nv31_mpeg_oclass;
145
		device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
146 147 148 149 150 151 152 153
		break;
	default:
		nv_fatal(device, "unknown Rankine chipset\n");
		return -EINVAL;
	}

	return 0;
}