clock.c 11.6 KB
Newer Older
1
/*
2
 * Clock and PLL control for DaVinci devices
3
 *
4 5
 * Copyright (C) 2006-2007 Texas Instruments.
 * Copyright (C) 2008-2009 Deep Root Systems, LLC
6 7 8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/errno.h>
17
#include <linux/clk.h>
18 19
#include <linux/err.h>
#include <linux/mutex.h>
20
#include <linux/io.h>
21
#include <linux/delay.h>
22

23
#include <mach/hardware.h>
24

25
#include <mach/psc.h>
26
#include <mach/cputype.h>
27 28 29 30 31 32
#include "clock.h"

static LIST_HEAD(clocks);
static DEFINE_MUTEX(clocks_mutex);
static DEFINE_SPINLOCK(clockfw_lock);

33
static unsigned psc_domain(struct clk *clk)
34
{
35 36 37
	return (clk->flags & PSC_DSP)
		? DAVINCI_GPSC_DSPDOMAIN
		: DAVINCI_GPSC_ARMDOMAIN;
38 39
}

40
static void __clk_enable(struct clk *clk)
41
{
42 43 44
	if (clk->parent)
		__clk_enable(clk->parent);
	if (clk->usecount++ == 0 && (clk->flags & CLK_PSC))
45
		davinci_psc_config(psc_domain(clk), clk->gpsc, clk->lpsc, 1);
46 47 48 49
}

static void __clk_disable(struct clk *clk)
{
50
	if (WARN_ON(clk->usecount == 0))
51
		return;
52
	if (--clk->usecount == 0 && !(clk->flags & CLK_PLL))
53
		davinci_psc_config(psc_domain(clk), clk->gpsc, clk->lpsc, 0);
54 55
	if (clk->parent)
		__clk_disable(clk->parent);
56 57 58 59 60 61 62 63 64
}

int clk_enable(struct clk *clk)
{
	unsigned long flags;

	if (clk == NULL || IS_ERR(clk))
		return -EINVAL;

65 66 67
	spin_lock_irqsave(&clockfw_lock, flags);
	__clk_enable(clk);
	spin_unlock_irqrestore(&clockfw_lock, flags);
68

69
	return 0;
70 71 72 73 74 75 76 77 78 79
}
EXPORT_SYMBOL(clk_enable);

void clk_disable(struct clk *clk)
{
	unsigned long flags;

	if (clk == NULL || IS_ERR(clk))
		return;

80 81 82
	spin_lock_irqsave(&clockfw_lock, flags);
	__clk_disable(clk);
	spin_unlock_irqrestore(&clockfw_lock, flags);
83 84 85 86 87 88 89 90
}
EXPORT_SYMBOL(clk_disable);

unsigned long clk_get_rate(struct clk *clk)
{
	if (clk == NULL || IS_ERR(clk))
		return -EINVAL;

91
	return clk->rate;
92 93 94 95 96 97 98 99
}
EXPORT_SYMBOL(clk_get_rate);

long clk_round_rate(struct clk *clk, unsigned long rate)
{
	if (clk == NULL || IS_ERR(clk))
		return -EINVAL;

100 101 102
	if (clk->round_rate)
		return clk->round_rate(clk, rate);

103
	return clk->rate;
104 105 106
}
EXPORT_SYMBOL(clk_round_rate);

107 108 109 110 111 112 113 114 115 116 117 118
/* Propagate rate to children */
static void propagate_rate(struct clk *root)
{
	struct clk *clk;

	list_for_each_entry(clk, &root->children, childnode) {
		if (clk->recalc)
			clk->rate = clk->recalc(clk);
		propagate_rate(clk);
	}
}

119 120
int clk_set_rate(struct clk *clk, unsigned long rate)
{
121 122 123
	unsigned long flags;
	int ret = -EINVAL;

124
	if (clk == NULL || IS_ERR(clk))
125 126 127 128 129 130 131 132 133 134 135
		return ret;

	spin_lock_irqsave(&clockfw_lock, flags);
	if (clk->set_rate)
		ret = clk->set_rate(clk, rate);
	if (ret == 0) {
		if (clk->recalc)
			clk->rate = clk->recalc(clk);
		propagate_rate(clk);
	}
	spin_unlock_irqrestore(&clockfw_lock, flags);
136

137
	return ret;
138 139 140
}
EXPORT_SYMBOL(clk_set_rate);

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
int clk_set_parent(struct clk *clk, struct clk *parent)
{
	unsigned long flags;

	if (clk == NULL || IS_ERR(clk))
		return -EINVAL;

	/* Cannot change parent on enabled clock */
	if (WARN_ON(clk->usecount))
		return -EINVAL;

	mutex_lock(&clocks_mutex);
	clk->parent = parent;
	list_del_init(&clk->childnode);
	list_add(&clk->childnode, &clk->parent->children);
	mutex_unlock(&clocks_mutex);

	spin_lock_irqsave(&clockfw_lock, flags);
	if (clk->recalc)
		clk->rate = clk->recalc(clk);
	propagate_rate(clk);
	spin_unlock_irqrestore(&clockfw_lock, flags);

	return 0;
}
EXPORT_SYMBOL(clk_set_parent);

168 169 170 171 172
int clk_register(struct clk *clk)
{
	if (clk == NULL || IS_ERR(clk))
		return -EINVAL;

173 174 175 176 177
	if (WARN(clk->parent && !clk->parent->rate,
			"CLK: %s parent %s has no rate!\n",
			clk->name, clk->parent->name))
		return -EINVAL;

178 179
	INIT_LIST_HEAD(&clk->children);

180
	mutex_lock(&clocks_mutex);
181
	list_add_tail(&clk->node, &clocks);
182 183
	if (clk->parent)
		list_add_tail(&clk->childnode, &clk->parent->children);
184 185
	mutex_unlock(&clocks_mutex);

186 187 188 189
	/* If rate is already set, use it */
	if (clk->rate)
		return 0;

190 191 192 193
	/* Else, see if there is a way to calculate it */
	if (clk->recalc)
		clk->rate = clk->recalc(clk);

194
	/* Otherwise, default to parent rate */
195
	else if (clk->parent)
196 197
		clk->rate = clk->parent->rate;

198 199 200 201 202 203 204 205 206 207 208
	return 0;
}
EXPORT_SYMBOL(clk_register);

void clk_unregister(struct clk *clk)
{
	if (clk == NULL || IS_ERR(clk))
		return;

	mutex_lock(&clocks_mutex);
	list_del(&clk->node);
209
	list_del(&clk->childnode);
210 211 212 213
	mutex_unlock(&clocks_mutex);
}
EXPORT_SYMBOL(clk_unregister);

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
#ifdef CONFIG_DAVINCI_RESET_CLOCKS
/*
 * Disable any unused clocks left on by the bootloader
 */
static int __init clk_disable_unused(void)
{
	struct clk *ck;

	spin_lock_irq(&clockfw_lock);
	list_for_each_entry(ck, &clocks, node) {
		if (ck->usecount > 0)
			continue;
		if (!(ck->flags & CLK_PSC))
			continue;

		/* ignore if in Disabled or SwRstDisable states */
230
		if (!davinci_psc_is_clk_active(ck->gpsc, ck->lpsc))
231 232 233
			continue;

		pr_info("Clocks: disable unused %s\n", ck->name);
234
		davinci_psc_config(psc_domain(ck), ck->gpsc, ck->lpsc, 0);
235
	}
236 237 238 239 240 241
	spin_unlock_irq(&clockfw_lock);

	return 0;
}
late_initcall(clk_disable_unused);
#endif
242

243
static unsigned long clk_sysclk_recalc(struct clk *clk)
244
{
245 246
	u32 v, plldiv;
	struct pll_data *pll;
247
	unsigned long rate = clk->rate;
248 249 250

	/* If this is the PLL base clock, no more calculations needed */
	if (clk->pll_data)
251
		return rate;
252 253

	if (WARN_ON(!clk->parent))
254
		return rate;
255

256
	rate = clk->parent->rate;
257 258 259

	/* Otherwise, the parent must be a PLL */
	if (WARN_ON(!clk->parent->pll_data))
260
		return rate;
261 262 263 264 265

	pll = clk->parent->pll_data;

	/* If pre-PLL, source clock is before the multiplier and divider(s) */
	if (clk->flags & PRE_PLL)
266
		rate = pll->input_rate;
267 268

	if (!clk->div_reg)
269
		return rate;
270 271 272 273 274

	v = __raw_readl(pll->base + clk->div_reg);
	if (v & PLLDIV_EN) {
		plldiv = (v & PLLDIV_RATIO_MASK) + 1;
		if (plldiv)
275
			rate /= plldiv;
276
	}
277 278 279 280 281 282 283 284 285 286

	return rate;
}

static unsigned long clk_leafclk_recalc(struct clk *clk)
{
	if (WARN_ON(!clk->parent))
		return clk->rate;

	return clk->parent->rate;
287 288
}

289
static unsigned long clk_pllclk_recalc(struct clk *clk)
290 291 292 293
{
	u32 ctrl, mult = 1, prediv = 1, postdiv = 1;
	u8 bypass;
	struct pll_data *pll = clk->pll_data;
294
	unsigned long rate = clk->rate;
295 296 297

	pll->base = IO_ADDRESS(pll->phys_base);
	ctrl = __raw_readl(pll->base + PLLCTL);
298
	rate = pll->input_rate = clk->parent->rate;
299 300 301 302

	if (ctrl & PLLCTL_PLLEN) {
		bypass = 0;
		mult = __raw_readl(pll->base + PLLM);
303 304 305 306
		if (cpu_is_davinci_dm365())
			mult = 2 * (mult & PLLM_PLLM_MASK);
		else
			mult = (mult & PLLM_PLLM_MASK) + 1;
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
	} else
		bypass = 1;

	if (pll->flags & PLL_HAS_PREDIV) {
		prediv = __raw_readl(pll->base + PREDIV);
		if (prediv & PLLDIV_EN)
			prediv = (prediv & PLLDIV_RATIO_MASK) + 1;
		else
			prediv = 1;
	}

	/* pre-divider is fixed, but (some?) chips won't report that */
	if (cpu_is_davinci_dm355() && pll->num == 1)
		prediv = 8;

	if (pll->flags & PLL_HAS_POSTDIV) {
		postdiv = __raw_readl(pll->base + POSTDIV);
		if (postdiv & PLLDIV_EN)
			postdiv = (postdiv & PLLDIV_RATIO_MASK) + 1;
		else
			postdiv = 1;
	}

	if (!bypass) {
331 332 333
		rate /= prediv;
		rate *= mult;
		rate /= postdiv;
334 335 336 337 338 339 340 341 342 343 344 345
	}

	pr_debug("PLL%d: input = %lu MHz [ ",
		 pll->num, clk->parent->rate / 1000000);
	if (bypass)
		pr_debug("bypass ");
	if (prediv > 1)
		pr_debug("/ %d ", prediv);
	if (mult > 1)
		pr_debug("* %d ", mult);
	if (postdiv > 1)
		pr_debug("/ %d ", postdiv);
346 347 348
	pr_debug("] --> %lu MHz output.\n", rate / 1000000);

	return rate;
349 350
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
/**
 * davinci_set_pllrate - set the output rate of a given PLL.
 *
 * Note: Currently tested to work with OMAP-L138 only.
 *
 * @pll: pll whose rate needs to be changed.
 * @prediv: The pre divider value. Passing 0 disables the pre-divider.
 * @pllm: The multiplier value. Passing 0 leads to multiply-by-one.
 * @postdiv: The post divider value. Passing 0 disables the post-divider.
 */
int davinci_set_pllrate(struct pll_data *pll, unsigned int prediv,
					unsigned int mult, unsigned int postdiv)
{
	u32 ctrl;
	unsigned int locktime;

	if (pll->base == NULL)
		return -EINVAL;

	/*
	 *  PLL lock time required per OMAP-L138 datasheet is
	 * (2000 * prediv)/sqrt(pllm) OSCIN cycles. We approximate sqrt(pllm)
	 * as 4 and OSCIN cycle as 25 MHz.
	 */
	if (prediv) {
		locktime = ((2000 * prediv) / 100);
		prediv = (prediv - 1) | PLLDIV_EN;
	} else {
379
		locktime = PLL_LOCK_TIME;
380 381 382 383 384 385 386 387 388 389 390 391
	}
	if (postdiv)
		postdiv = (postdiv - 1) | PLLDIV_EN;
	if (mult)
		mult = mult - 1;

	ctrl = __raw_readl(pll->base + PLLCTL);

	/* Switch the PLL to bypass mode */
	ctrl &= ~(PLLCTL_PLLENSRC | PLLCTL_PLLEN);
	__raw_writel(ctrl, pll->base + PLLCTL);

392
	udelay(PLL_BYPASS_TIME);
393 394 395 396 397 398 399 400 401 402 403 404 405

	/* Reset and enable PLL */
	ctrl &= ~(PLLCTL_PLLRST | PLLCTL_PLLDIS);
	__raw_writel(ctrl, pll->base + PLLCTL);

	if (pll->flags & PLL_HAS_PREDIV)
		__raw_writel(prediv, pll->base + PREDIV);

	__raw_writel(mult, pll->base + PLLM);

	if (pll->flags & PLL_HAS_POSTDIV)
		__raw_writel(postdiv, pll->base + POSTDIV);

406
	udelay(PLL_RESET_TIME);
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421

	/* Bring PLL out of reset */
	ctrl |= PLLCTL_PLLRST;
	__raw_writel(ctrl, pll->base + PLLCTL);

	udelay(locktime);

	/* Remove PLL from bypass mode */
	ctrl |= PLLCTL_PLLEN;
	__raw_writel(ctrl, pll->base + PLLCTL);

	return 0;
}
EXPORT_SYMBOL(davinci_set_pllrate);

422 423 424 425 426 427 428 429
int __init davinci_clk_init(struct davinci_clk *clocks)
  {
	struct davinci_clk *c;
	struct clk *clk;

	for (c = clocks; c->lk.clk; c++) {
		clk = c->lk.clk;

430 431 432 433 434 435 436 437 438 439 440 441 442 443
		if (!clk->recalc) {

			/* Check if clock is a PLL */
			if (clk->pll_data)
				clk->recalc = clk_pllclk_recalc;

			/* Else, if it is a PLL-derived clock */
			else if (clk->flags & CLK_PLL)
				clk->recalc = clk_sysclk_recalc;

			/* Otherwise, it is a leaf clock (PSC clock) */
			else if (clk->parent)
				clk->recalc = clk_leafclk_recalc;
		}
444

445 446
		if (clk->recalc)
			clk->rate = clk->recalc(clk);
447 448 449 450 451 452 453 454 455 456

		if (clk->lpsc)
			clk->flags |= CLK_PSC;

		clkdev_add(&c->lk);
		clk_register(clk);

		/* Turn on clocks that Linux doesn't otherwise manage */
		if (clk->flags & ALWAYS_ENABLED)
			clk_enable(clk);
457 458 459 460 461
	}

	return 0;
}

462
#ifdef CONFIG_DEBUG_FS
463

464 465
#include <linux/debugfs.h>
#include <linux/seq_file.h>
466

467 468 469 470 471 472
#define CLKNAME_MAX	10		/* longest clock name */
#define NEST_DELTA	2
#define NEST_MAX	4

static void
dump_clock(struct seq_file *s, unsigned nest, struct clk *parent)
473
{
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
	char		*state;
	char		buf[CLKNAME_MAX + NEST_DELTA * NEST_MAX];
	struct clk	*clk;
	unsigned	i;

	if (parent->flags & CLK_PLL)
		state = "pll";
	else if (parent->flags & CLK_PSC)
		state = "psc";
	else
		state = "";

	/* <nest spaces> name <pad to end> */
	memset(buf, ' ', sizeof(buf) - 1);
	buf[sizeof(buf) - 1] = 0;
	i = strlen(parent->name);
	memcpy(buf + nest, parent->name,
			min(i, (unsigned)(sizeof(buf) - 1 - nest)));

	seq_printf(s, "%s users=%2d %-3s %9ld Hz\n",
		   buf, parent->usecount, state, clk_get_rate(parent));
	/* REVISIT show device associations too */

	/* cost is now small, but not linear... */
498 499
	list_for_each_entry(clk, &parent->children, childnode) {
		dump_clock(s, nest + NEST_DELTA, clk);
500 501
	}
}
502

503 504
static int davinci_ck_show(struct seq_file *m, void *v)
{
505 506 507 508
	struct clk *clk;

	/*
	 * Show clock tree; We trust nonzero usecounts equate to PSC enables...
509 510
	 */
	mutex_lock(&clocks_mutex);
511 512 513
	list_for_each_entry(clk, &clocks, node)
		if (!clk->parent)
			dump_clock(m, 0, clk);
514
	mutex_unlock(&clocks_mutex);
515 516 517 518 519 520

	return 0;
}

static int davinci_ck_open(struct inode *inode, struct file *file)
{
521
	return single_open(file, davinci_ck_show, NULL);
522 523
}

524
static const struct file_operations davinci_ck_operations = {
525 526 527
	.open		= davinci_ck_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
528
	.release	= single_release,
529 530
};

531
static int __init davinci_clk_debugfs_init(void)
532
{
533 534
	debugfs_create_file("davinci_clocks", S_IFREG | S_IRUGO, NULL, NULL,
						&davinci_ck_operations);
535 536 537
	return 0;

}
538 539
device_initcall(davinci_clk_debugfs_init);
#endif /* CONFIG_DEBUG_FS */