nv04.c 5.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24
#include "nv04.h"
25

26 27
#include <core/ramht.h>

28 29 30 31 32
/******************************************************************************
 * instmem object implementation
 *****************************************************************************/

static u32
33
nv04_instobj_rd32(struct nvkm_object *object, u64 addr)
34
{
35
	struct nv04_instmem_priv *priv = (void *)nvkm_instmem(object);
36
	struct nv04_instobj_priv *node = (void *)object;
37
	return nv_ro32(priv, node->mem->offset + addr);
38 39 40
}

static void
41
nv04_instobj_wr32(struct nvkm_object *object, u64 addr, u32 data)
42
{
43
	struct nv04_instmem_priv *priv = (void *)nvkm_instmem(object);
44
	struct nv04_instobj_priv *node = (void *)object;
45
	nv_wo32(priv, node->mem->offset + addr, data);
46 47 48
}

static void
49
nv04_instobj_dtor(struct nvkm_object *object)
50
{
51
	struct nv04_instmem_priv *priv = (void *)nvkm_instmem(object);
52
	struct nv04_instobj_priv *node = (void *)object;
53 54
	nvkm_mm_free(&priv->heap, &node->mem);
	nvkm_instobj_destroy(&node->base);
55 56
}

57
static int
58 59 60
nv04_instobj_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		  struct nvkm_oclass *oclass, void *data, u32 size,
		  struct nvkm_object **pobject)
61
{
62
	struct nv04_instmem_priv *priv = (void *)nvkm_instmem(parent);
63
	struct nv04_instobj_priv *node;
64
	struct nvkm_instobj_args *args = data;
65
	int ret;
66

67 68
	if (!args->align)
		args->align = 1;
69

70
	ret = nvkm_instobj_create(parent, engine, oclass, &node);
71 72 73 74
	*pobject = nv_object(node);
	if (ret)
		return ret;

75 76
	ret = nvkm_mm_head(&priv->heap, 0, 1, args->size, args->size,
			   args->align, &node->mem);
77 78 79 80 81 82 83 84
	if (ret)
		return ret;

	node->base.addr = node->mem->offset;
	node->base.size = node->mem->length;
	return 0;
}

85
struct nvkm_instobj_impl
86
nv04_instobj_oclass = {
87
	.base.ofuncs = &(struct nvkm_ofuncs) {
88 89
		.ctor = nv04_instobj_ctor,
		.dtor = nv04_instobj_dtor,
90 91
		.init = _nvkm_instobj_init,
		.fini = _nvkm_instobj_fini,
92 93 94 95 96
		.rd32 = nv04_instobj_rd32,
		.wr32 = nv04_instobj_wr32,
	},
};

97 98 99 100 101
/******************************************************************************
 * instmem subdev implementation
 *****************************************************************************/

static u32
102
nv04_instmem_rd32(struct nvkm_object *object, u64 addr)
103
{
104 105
	return nv_rd32(object, 0x700000 + addr);
}
106

107
static void
108
nv04_instmem_wr32(struct nvkm_object *object, u64 addr, u32 data)
109 110 111
{
	return nv_wr32(object, 0x700000 + addr, data);
}
112

113
void
114
nv04_instmem_dtor(struct nvkm_object *object)
115 116
{
	struct nv04_instmem_priv *priv = (void *)object;
117 118 119 120 121
	nvkm_gpuobj_ref(NULL, &priv->ramfc);
	nvkm_gpuobj_ref(NULL, &priv->ramro);
	nvkm_ramht_ref(NULL, &priv->ramht);
	nvkm_gpuobj_ref(NULL, &priv->vbios);
	nvkm_mm_fini(&priv->heap);
122 123
	if (priv->iomem)
		iounmap(priv->iomem);
124
	nvkm_instmem_destroy(&priv->base);
125
}
126

127
static int
128 129 130
nv04_instmem_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
		  struct nvkm_oclass *oclass, void *data, u32 size,
		  struct nvkm_object **pobject)
131 132 133
{
	struct nv04_instmem_priv *priv;
	int ret;
134

135
	ret = nvkm_instmem_create(parent, engine, oclass, &priv);
136
	*pobject = nv_object(priv);
137 138 139
	if (ret)
		return ret;

140 141 142
	/* PRAMIN aperture maps over the end of VRAM, reserve it */
	priv->base.reserved = 512 * 1024;

143
	ret = nvkm_mm_init(&priv->heap, 0, priv->base.reserved, 1);
144 145 146
	if (ret)
		return ret;

147
	/* 0x00000-0x10000: reserve for probable vbios image */
148 149
	ret = nvkm_gpuobj_new(nv_object(priv), NULL, 0x10000, 0, 0,
			      &priv->vbios);
150 151 152
	if (ret)
		return ret;

153
	/* 0x10000-0x18000: reserve for RAMHT */
154
	ret = nvkm_ramht_new(nv_object(priv), NULL, 0x08000, 0, &priv->ramht);
155 156 157
	if (ret)
		return ret;

158
	/* 0x18000-0x18800: reserve for RAMFC (enough for 32 nv30 channels) */
159 160
	ret = nvkm_gpuobj_new(nv_object(priv), NULL, 0x00800, 0,
			      NVOBJ_FLAG_ZERO_ALLOC, &priv->ramfc);
161 162
	if (ret)
		return ret;
163

164
	/* 0x18800-0x18a00: reserve for RAMRO */
165 166
	ret = nvkm_gpuobj_new(nv_object(priv), NULL, 0x00200, 0, 0,
			      &priv->ramro);
167
	if (ret)
168
		return ret;
169

170
	return 0;
171 172
}

173 174
struct nvkm_oclass *
nv04_instmem_oclass = &(struct nvkm_instmem_impl) {
175
	.base.handle = NV_SUBDEV(INSTMEM, 0x04),
176
	.base.ofuncs = &(struct nvkm_ofuncs) {
177 178
		.ctor = nv04_instmem_ctor,
		.dtor = nv04_instmem_dtor,
179 180
		.init = _nvkm_instmem_init,
		.fini = _nvkm_instmem_fini,
181 182 183
		.rd32 = nv04_instmem_rd32,
		.wr32 = nv04_instmem_wr32,
	},
184
	.instobj = &nv04_instobj_oclass.base,
185
}.base;