dmtimer.c 20.4 KB
Newer Older
1 2 3 4 5 6
/*
 * linux/arch/arm/plat-omap/dmtimer.c
 *
 * OMAP Dual-Mode Timers
 *
 * Copyright (C) 2005 Nokia Corporation
7 8
 * OMAP2 support by Juha Yrjola
 * API improvements and OMAP2 clock framework support by Timo Teras
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 *
 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 * You should have received a copy of the  GNU General Public License along
 * with this program; if not, write  to the Free Software Foundation, Inc.,
 * 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
30 31 32 33 34
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/list.h>
#include <linux/clk.h>
#include <linux/delay.h>
35
#include <linux/io.h>
36
#include <linux/module.h>
37 38 39
#include <mach/hardware.h>
#include <mach/dmtimer.h>
#include <mach/irqs.h>
40

41
/* register offsets */
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
#define _OMAP_TIMER_ID_OFFSET		0x00
#define _OMAP_TIMER_OCP_CFG_OFFSET	0x10
#define _OMAP_TIMER_SYS_STAT_OFFSET	0x14
#define _OMAP_TIMER_STAT_OFFSET		0x18
#define _OMAP_TIMER_INT_EN_OFFSET	0x1c
#define _OMAP_TIMER_WAKEUP_EN_OFFSET	0x20
#define _OMAP_TIMER_CTRL_OFFSET		0x24
#define		OMAP_TIMER_CTRL_GPOCFG		(1 << 14)
#define		OMAP_TIMER_CTRL_CAPTMODE	(1 << 13)
#define		OMAP_TIMER_CTRL_PT		(1 << 12)
#define		OMAP_TIMER_CTRL_TCM_LOWTOHIGH	(0x1 << 8)
#define		OMAP_TIMER_CTRL_TCM_HIGHTOLOW	(0x2 << 8)
#define		OMAP_TIMER_CTRL_TCM_BOTHEDGES	(0x3 << 8)
#define		OMAP_TIMER_CTRL_SCPWM		(1 << 7)
#define		OMAP_TIMER_CTRL_CE		(1 << 6) /* compare enable */
#define		OMAP_TIMER_CTRL_PRE		(1 << 5) /* prescaler enable */
#define		OMAP_TIMER_CTRL_PTV_SHIFT	2 /* prescaler value shift */
#define		OMAP_TIMER_CTRL_POSTED		(1 << 2)
#define		OMAP_TIMER_CTRL_AR		(1 << 1) /* auto-reload enable */
#define		OMAP_TIMER_CTRL_ST		(1 << 0) /* start timer */
#define _OMAP_TIMER_COUNTER_OFFSET	0x28
#define _OMAP_TIMER_LOAD_OFFSET		0x2c
#define _OMAP_TIMER_TRIGGER_OFFSET	0x30
#define _OMAP_TIMER_WRITE_PEND_OFFSET	0x34
#define		WP_NONE			0	/* no write pending bit */
#define		WP_TCLR			(1 << 0)
#define		WP_TCRR			(1 << 1)
#define		WP_TLDR			(1 << 2)
#define		WP_TTGR			(1 << 3)
#define		WP_TMAR			(1 << 4)
#define		WP_TPIR			(1 << 5)
#define		WP_TNIR			(1 << 6)
#define		WP_TCVR			(1 << 7)
#define		WP_TOCR			(1 << 8)
#define		WP_TOWR			(1 << 9)
#define _OMAP_TIMER_MATCH_OFFSET	0x38
#define _OMAP_TIMER_CAPTURE_OFFSET	0x3c
#define _OMAP_TIMER_IF_CTRL_OFFSET	0x40
#define _OMAP_TIMER_CAPTURE2_OFFSET		0x44	/* TCAR2, 34xx only */
#define _OMAP_TIMER_TICK_POS_OFFSET		0x48	/* TPIR, 34xx only */
#define _OMAP_TIMER_TICK_NEG_OFFSET		0x4c	/* TNIR, 34xx only */
#define _OMAP_TIMER_TICK_COUNT_OFFSET		0x50	/* TCVR, 34xx only */
#define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET	0x54	/* TOCR, 34xx only */
#define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET	0x58	/* TOWR, 34xx only */

/* register offsets with the write pending bit encoded */
#define	WPSHIFT					16

#define OMAP_TIMER_ID_REG			(_OMAP_TIMER_ID_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_OCP_CFG_REG			(_OMAP_TIMER_OCP_CFG_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_SYS_STAT_REG			(_OMAP_TIMER_SYS_STAT_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_STAT_REG			(_OMAP_TIMER_STAT_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_INT_EN_REG			(_OMAP_TIMER_INT_EN_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_WAKEUP_EN_REG		(_OMAP_TIMER_WAKEUP_EN_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_CTRL_REG			(_OMAP_TIMER_CTRL_OFFSET \
							| (WP_TCLR << WPSHIFT))

#define OMAP_TIMER_COUNTER_REG			(_OMAP_TIMER_COUNTER_OFFSET \
							| (WP_TCRR << WPSHIFT))

#define OMAP_TIMER_LOAD_REG			(_OMAP_TIMER_LOAD_OFFSET \
							| (WP_TLDR << WPSHIFT))

#define OMAP_TIMER_TRIGGER_REG			(_OMAP_TIMER_TRIGGER_OFFSET \
							| (WP_TTGR << WPSHIFT))

#define OMAP_TIMER_WRITE_PEND_REG		(_OMAP_TIMER_WRITE_PEND_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_MATCH_REG			(_OMAP_TIMER_MATCH_OFFSET \
							| (WP_TMAR << WPSHIFT))

#define OMAP_TIMER_CAPTURE_REG			(_OMAP_TIMER_CAPTURE_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_IF_CTRL_REG			(_OMAP_TIMER_IF_CTRL_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_CAPTURE2_REG			(_OMAP_TIMER_CAPTURE2_OFFSET \
							| (WP_NONE << WPSHIFT))

#define OMAP_TIMER_TICK_POS_REG			(_OMAP_TIMER_TICK_POS_OFFSET \
							| (WP_TPIR << WPSHIFT))

#define OMAP_TIMER_TICK_NEG_REG			(_OMAP_TIMER_TICK_NEG_OFFSET \
							| (WP_TNIR << WPSHIFT))

#define OMAP_TIMER_TICK_COUNT_REG		(_OMAP_TIMER_TICK_COUNT_OFFSET \
							| (WP_TCVR << WPSHIFT))

#define OMAP_TIMER_TICK_INT_MASK_SET_REG				\
		(_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))

#define OMAP_TIMER_TICK_INT_MASK_COUNT_REG				\
		(_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
149 150 151 152

struct omap_dm_timer {
	unsigned long phys_base;
	int irq;
153
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
154 155 156 157
	struct clk *iclk, *fclk;
#endif
	void __iomem *io_base;
	unsigned reserved:1;
158
	unsigned enabled:1;
159
	unsigned posted:1;
160 161 162 163
};

#ifdef CONFIG_ARCH_OMAP1

164 165
#define omap_dm_clk_enable(x)
#define omap_dm_clk_disable(x)
166 167 168
#define omap2_dm_timers			NULL
#define omap2_dm_source_names		NULL
#define omap2_dm_source_clocks		NULL
169 170 171
#define omap3_dm_timers			NULL
#define omap3_dm_source_names		NULL
#define omap3_dm_source_clocks		NULL
172

173
static struct omap_dm_timer omap1_dm_timers[] = {
174 175 176 177 178 179
	{ .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
	{ .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
	{ .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
	{ .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
	{ .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
	{ .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
180 181
	{ .phys_base = 0xfffb7400, .irq = INT_1610_GPTIMER7 },
	{ .phys_base = 0xfffbd400, .irq = INT_1610_GPTIMER8 },
182
};
183

184 185
static const int dm_timer_count = ARRAY_SIZE(omap1_dm_timers);

186
#elif defined(CONFIG_ARCH_OMAP2)
187

188 189 190
#define omap_dm_clk_enable(x)		clk_enable(x)
#define omap_dm_clk_disable(x)		clk_disable(x)
#define omap1_dm_timers			NULL
191 192 193
#define omap3_dm_timers			NULL
#define omap3_dm_source_names		NULL
#define omap3_dm_source_clocks		NULL
194

195
static struct omap_dm_timer omap2_dm_timers[] = {
196 197 198 199 200 201 202 203 204 205 206 207
	{ .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
	{ .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
	{ .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
	{ .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
	{ .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
	{ .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
	{ .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
	{ .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
	{ .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
	{ .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
	{ .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
	{ .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
208 209
};

210
static const char *omap2_dm_source_names[] __initdata = {
T
Timo Teras 已提交
211 212
	"sys_ck",
	"func_32k_ck",
213 214
	"alt_ck",
	NULL
T
Timo Teras 已提交
215 216
};

217 218
static struct clk **omap2_dm_source_clocks[3];
static const int dm_timer_count = ARRAY_SIZE(omap2_dm_timers);
T
Timo Teras 已提交
219

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
#elif defined(CONFIG_ARCH_OMAP3)

#define omap_dm_clk_enable(x)		clk_enable(x)
#define omap_dm_clk_disable(x)		clk_disable(x)
#define omap1_dm_timers			NULL
#define omap2_dm_timers			NULL
#define omap2_dm_source_names		NULL
#define omap2_dm_source_clocks		NULL

static struct omap_dm_timer omap3_dm_timers[] = {
	{ .phys_base = 0x48318000, .irq = INT_24XX_GPTIMER1 },
	{ .phys_base = 0x49032000, .irq = INT_24XX_GPTIMER2 },
	{ .phys_base = 0x49034000, .irq = INT_24XX_GPTIMER3 },
	{ .phys_base = 0x49036000, .irq = INT_24XX_GPTIMER4 },
	{ .phys_base = 0x49038000, .irq = INT_24XX_GPTIMER5 },
	{ .phys_base = 0x4903A000, .irq = INT_24XX_GPTIMER6 },
	{ .phys_base = 0x4903C000, .irq = INT_24XX_GPTIMER7 },
	{ .phys_base = 0x4903E000, .irq = INT_24XX_GPTIMER8 },
	{ .phys_base = 0x49040000, .irq = INT_24XX_GPTIMER9 },
	{ .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
	{ .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
P
Paul Walmsley 已提交
241
	{ .phys_base = 0x48304000, .irq = INT_34XX_GPT12_IRQ },
242 243 244 245 246 247 248 249 250 251 252
};

static const char *omap3_dm_source_names[] __initdata = {
	"sys_ck",
	"omap_32k_fck",
	NULL
};

static struct clk **omap3_dm_source_clocks[2];
static const int dm_timer_count = ARRAY_SIZE(omap3_dm_timers);

253 254 255 256 257 258
#else

#error OMAP architecture not supported!

#endif

259 260 261 262
static struct omap_dm_timer *dm_timers;
static char **dm_source_names;
static struct clk **dm_source_clocks;

263 264
static spinlock_t dm_timer_lock;

265 266 267 268 269 270
/*
 * Reads timer registers in posted and non-posted mode. The posted mode bit
 * is encoded in reg. Note that in posted mode write pending bit must be
 * checked. Otherwise a read of a non completed write will produce an error.
 */
static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
271
{
272 273 274 275 276
	if (timer->posted)
		while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
				& (reg >> WPSHIFT))
			cpu_relax();
	return readl(timer->io_base + (reg & 0xff));
277
}
278

279 280 281 282 283 284 285 286
/*
 * Writes timer registers in posted and non-posted mode. The posted mode bit
 * is encoded in reg. Note that in posted mode the write pending bit must be
 * checked. Otherwise a write on a register which has a pending write will be
 * lost.
 */
static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
						u32 value)
287
{
288 289 290 291 292
	if (timer->posted)
		while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
				& (reg >> WPSHIFT))
			cpu_relax();
	writel(value, timer->io_base + (reg & 0xff));
293 294
}

295
static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
296
{
297 298 299 300 301 302 303 304 305 306
	int c;

	c = 0;
	while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
		c++;
		if (c > 100000) {
			printk(KERN_ERR "Timer failed to reset\n");
			return;
		}
	}
307 308
}

309 310 311 312
static void omap_dm_timer_reset(struct omap_dm_timer *timer)
{
	u32 l;

313
	if (!cpu_class_is_omap2() || timer != &dm_timers[0]) {
314 315 316
		omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
		omap_dm_timer_wait_for_reset(timer);
	}
317
	omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
318 319

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
320 321 322 323
	l |= 0x02 << 3;  /* Set to smart-idle mode */
	l |= 0x2 << 8;   /* Set clock activity to perserve f-clock on idle */

	/*
324
	 * Enable wake-up on OMAP2 CPUs.
325
	 */
326
	if (cpu_class_is_omap2())
327
		l |= 1 << 2;
328
	omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
329 330 331 332 333

	/* Match hardware reset default of posted mode */
	omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
			OMAP_TIMER_CTRL_POSTED);
	timer->posted = 1;
334 335
}

T
Timo Teras 已提交
336
static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
337
{
338
	omap_dm_timer_enable(timer);
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
	omap_dm_timer_reset(timer);
}

struct omap_dm_timer *omap_dm_timer_request(void)
{
	struct omap_dm_timer *timer = NULL;
	unsigned long flags;
	int i;

	spin_lock_irqsave(&dm_timer_lock, flags);
	for (i = 0; i < dm_timer_count; i++) {
		if (dm_timers[i].reserved)
			continue;

		timer = &dm_timers[i];
T
Timo Teras 已提交
354
		timer->reserved = 1;
355 356 357 358
		break;
	}
	spin_unlock_irqrestore(&dm_timer_lock, flags);

T
Timo Teras 已提交
359 360 361
	if (timer != NULL)
		omap_dm_timer_prepare(timer);

362 363
	return timer;
}
364
EXPORT_SYMBOL_GPL(omap_dm_timer_request);
365 366

struct omap_dm_timer *omap_dm_timer_request_specific(int id)
367 368
{
	struct omap_dm_timer *timer;
369
	unsigned long flags;
370

371 372 373 374
	spin_lock_irqsave(&dm_timer_lock, flags);
	if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
		spin_unlock_irqrestore(&dm_timer_lock, flags);
		printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
375
		       __FILE__, __LINE__, __func__, id);
376 377 378
		dump_stack();
		return NULL;
	}
379

380
	timer = &dm_timers[id-1];
T
Timo Teras 已提交
381
	timer->reserved = 1;
382 383
	spin_unlock_irqrestore(&dm_timer_lock, flags);

T
Timo Teras 已提交
384 385
	omap_dm_timer_prepare(timer);

386
	return timer;
387
}
388
EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
389

390 391
void omap_dm_timer_free(struct omap_dm_timer *timer)
{
392
	omap_dm_timer_enable(timer);
393
	omap_dm_timer_reset(timer);
394
	omap_dm_timer_disable(timer);
395

396 397 398
	WARN_ON(!timer->reserved);
	timer->reserved = 0;
}
399
EXPORT_SYMBOL_GPL(omap_dm_timer_free);
400

401 402 403 404 405 406 407 408 409 410
void omap_dm_timer_enable(struct omap_dm_timer *timer)
{
	if (timer->enabled)
		return;

	omap_dm_clk_enable(timer->fclk);
	omap_dm_clk_enable(timer->iclk);

	timer->enabled = 1;
}
411
EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
412 413 414 415 416 417 418 419 420 421 422

void omap_dm_timer_disable(struct omap_dm_timer *timer)
{
	if (!timer->enabled)
		return;

	omap_dm_clk_disable(timer->iclk);
	omap_dm_clk_disable(timer->fclk);

	timer->enabled = 0;
}
423
EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
424

425 426 427 428
int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
{
	return timer->irq;
}
429
EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
430 431 432

#if defined(CONFIG_ARCH_OMAP1)

433 434 435 436 437 438
/**
 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
 * @inputmask: current value of idlect mask
 */
__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
{
439
	int i;
440 441 442 443 444 445

	/* If ARMXOR cannot be idled this function call is unnecessary */
	if (!(inputmask & (1 << 1)))
		return inputmask;

	/* If any active timer is using ARMXOR return modified mask */
446 447 448
	for (i = 0; i < dm_timer_count; i++) {
		u32 l;

449
		l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
450 451
		if (l & OMAP_TIMER_CTRL_ST) {
			if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
452 453 454 455
				inputmask &= ~(1 << 1);
			else
				inputmask &= ~(1 << 2);
		}
456
	}
457 458 459

	return inputmask;
}
460
EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
461

462
#elif defined(CONFIG_ARCH_OMAP2) || defined (CONFIG_ARCH_OMAP3)
463

464
struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
465
{
466
	return timer->fclk;
467
}
468
EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
469

470 471 472
__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
{
	BUG();
473 474

	return 0;
475
}
476
EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
477

478
#endif
479

480
void omap_dm_timer_trigger(struct omap_dm_timer *timer)
481
{
482
	omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
483
}
484
EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
485

486 487 488
void omap_dm_timer_start(struct omap_dm_timer *timer)
{
	u32 l;
489

490 491 492 493 494 495
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
	if (!(l & OMAP_TIMER_CTRL_ST)) {
		l |= OMAP_TIMER_CTRL_ST;
		omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
	}
}
496
EXPORT_SYMBOL_GPL(omap_dm_timer_start);
497

498
void omap_dm_timer_stop(struct omap_dm_timer *timer)
499
{
500
	u32 l;
501

502 503 504 505
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
	if (l & OMAP_TIMER_CTRL_ST) {
		l &= ~0x1;
		omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
506 507
	}
}
508
EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
509

510
#ifdef CONFIG_ARCH_OMAP1
511

512
int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
513
{
514 515
	int n = (timer - dm_timers) << 1;
	u32 l;
516

517 518 519
	l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
	l |= source << n;
	omap_writel(l, MOD_CONF_CTRL_1);
520 521

	return 0;
522
}
523
EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
524

525
#else
526

527
int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
528
{
529 530
	int ret = -EINVAL;

531
	if (source < 0 || source >= 3)
532
		return -EINVAL;
533 534

	clk_disable(timer->fclk);
535
	ret = clk_set_parent(timer->fclk, dm_source_clocks[source]);
536 537
	clk_enable(timer->fclk);

538 539 540 541
	/*
	 * When the functional clock disappears, too quick writes seem
	 * to cause an abort. XXX Is this still necessary?
	 */
542
	__delay(150000);
543 544

	return ret;
545
}
546
EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
547

548
#endif
549

550 551
void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
			    unsigned int load)
552 553
{
	u32 l;
554

555
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
556 557 558 559
	if (autoreload)
		l |= OMAP_TIMER_CTRL_AR;
	else
		l &= ~OMAP_TIMER_CTRL_AR;
560
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
561
	omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
562

563
	omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
564
}
565
EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
566

567 568 569 570 571 572 573
/* Optimized set_load which removes costly spin wait in timer_start */
void omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
                            unsigned int load)
{
	u32 l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
574
	if (autoreload) {
575
		l |= OMAP_TIMER_CTRL_AR;
576 577
		omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
	} else {
578
		l &= ~OMAP_TIMER_CTRL_AR;
579
	}
580 581 582 583 584
	l |= OMAP_TIMER_CTRL_ST;

	omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, load);
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
}
585
EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
586

587 588
void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
			     unsigned int match)
589 590 591 592
{
	u32 l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
T
Timo Teras 已提交
593
	if (enable)
594 595 596
		l |= OMAP_TIMER_CTRL_CE;
	else
		l &= ~OMAP_TIMER_CTRL_CE;
597
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
598
	omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
599
}
600
EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
601

602 603
void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
			   int toggle, int trigger)
604 605 606 607
{
	u32 l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
608 609 610 611 612 613 614
	l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
	       OMAP_TIMER_CTRL_PT | (0x03 << 10));
	if (def_on)
		l |= OMAP_TIMER_CTRL_SCPWM;
	if (toggle)
		l |= OMAP_TIMER_CTRL_PT;
	l |= trigger << 10;
615 616
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
}
617
EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
618

619
void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
620 621 622 623
{
	u32 l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
624 625 626 627 628
	l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
	if (prescaler >= 0x00 && prescaler <= 0x07) {
		l |= OMAP_TIMER_CTRL_PRE;
		l |= prescaler << 2;
	}
629 630
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
}
631
EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
632

633 634
void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
				  unsigned int value)
635
{
636
	omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
637
	omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value);
638
}
639
EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
640

641
unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
642
{
643 644 645 646 647
	unsigned int l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);

	return l;
648
}
649
EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
650

651
void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
652
{
653
	omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
654
}
655
EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
656

657
unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
658
{
659 660 661 662 663
	unsigned int l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);

	return l;
664
}
665
EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
666

T
Timo Teras 已提交
667 668
void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
{
669
	omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
T
Timo Teras 已提交
670
}
671
EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
T
Timo Teras 已提交
672

673
int omap_dm_timers_active(void)
674
{
675
	int i;
676

677 678
	for (i = 0; i < dm_timer_count; i++) {
		struct omap_dm_timer *timer;
679

680
		timer = &dm_timers[i];
681 682 683 684

		if (!timer->enabled)
			continue;

685
		if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
686
		    OMAP_TIMER_CTRL_ST) {
687
			return 1;
688
		}
689 690 691
	}
	return 0;
}
692
EXPORT_SYMBOL_GPL(omap_dm_timers_active);
693

694
int __init omap_dm_timer_init(void)
695 696
{
	struct omap_dm_timer *timer;
697 698
	int i;

699
	if (!(cpu_is_omap16xx() || cpu_class_is_omap2()))
700
		return -ENODEV;
701 702

	spin_lock_init(&dm_timer_lock);
703 704 705 706 707 708 709

	if (cpu_class_is_omap1())
		dm_timers = omap1_dm_timers;
	else if (cpu_is_omap24xx()) {
		dm_timers = omap2_dm_timers;
		dm_source_names = (char **)omap2_dm_source_names;
		dm_source_clocks = (struct clk **)omap2_dm_source_clocks;
710 711 712 713
	} else if (cpu_is_omap34xx()) {
		dm_timers = omap3_dm_timers;
		dm_source_names = (char **)omap3_dm_source_names;
		dm_source_clocks = (struct clk **)omap3_dm_source_clocks;
T
Timo Teras 已提交
714
	}
715 716 717 718 719

	if (cpu_class_is_omap2())
		for (i = 0; dm_source_names[i] != NULL; i++)
			dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);

720 721
	if (cpu_is_omap243x())
		dm_timers[0].phys_base = 0x49018000;
T
Timo Teras 已提交
722

723 724
	for (i = 0; i < dm_timer_count; i++) {
		timer = &dm_timers[i];
725
		timer->io_base = IO_ADDRESS(timer->phys_base);
726
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
727 728 729 730 731 732 733
		if (cpu_class_is_omap2()) {
			char clk_name[16];
			sprintf(clk_name, "gpt%d_ick", i + 1);
			timer->iclk = clk_get(NULL, clk_name);
			sprintf(clk_name, "gpt%d_fck", i + 1);
			timer->fclk = clk_get(NULL, clk_name);
		}
734
#endif
735 736 737 738
	}

	return 0;
}