avic.c 5.7 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
 * MA  02110-1301, USA.
18 19
 */

P
Paulius Zaleckas 已提交
20
#include <linux/module.h>
21
#include <linux/irq.h>
22
#include <linux/io.h>
23
#include <mach/common.h>
P
Paulius Zaleckas 已提交
24
#include <asm/mach/irq.h>
25
#include <mach/hardware.h>
26

P
Peter Horton 已提交
27 28
#include "irq-common.h"

29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
#define AVIC_INTCNTL		0x00	/* int control reg */
#define AVIC_NIMASK		0x04	/* int mask reg */
#define AVIC_INTENNUM		0x08	/* int enable number reg */
#define AVIC_INTDISNUM		0x0C	/* int disable number reg */
#define AVIC_INTENABLEH		0x10	/* int enable reg high */
#define AVIC_INTENABLEL		0x14	/* int enable reg low */
#define AVIC_INTTYPEH		0x18	/* int type reg high */
#define AVIC_INTTYPEL		0x1C	/* int type reg low */
#define AVIC_NIPRIORITY(x)	(0x20 + 4 * (7 - (x))) /* int priority */
#define AVIC_NIVECSR		0x40	/* norm int vector/status */
#define AVIC_FIVECSR		0x44	/* fast int vector/status */
#define AVIC_INTSRCH		0x48	/* int source reg high */
#define AVIC_INTSRCL		0x4C	/* int source reg low */
#define AVIC_INTFRCH		0x50	/* int force reg high */
#define AVIC_INTFRCL		0x54	/* int force reg low */
#define AVIC_NIPNDH		0x58	/* norm int pending high */
#define AVIC_NIPNDL		0x5C	/* norm int pending low */
#define AVIC_FIPNDH		0x60	/* fast int pending high */
#define AVIC_FIPNDL		0x64	/* fast int pending low */

49 50
#define AVIC_NUM_IRQS 64

51
void __iomem *avic_base;
52

53 54
static u32 avic_saved_mask_reg[2];

D
Darius Augulis 已提交
55
#ifdef CONFIG_MXC_IRQ_PRIOR
P
Peter Horton 已提交
56 57
static int avic_irq_set_priority(unsigned char irq, unsigned char prio)
{
58 59 60
	unsigned int temp;
	unsigned int mask = 0x0F << irq % 8 * 4;

61
	if (irq >= AVIC_NUM_IRQS)
D
Darius Augulis 已提交
62
		return -EINVAL;;
63

64
	temp = __raw_readl(avic_base + AVIC_NIPRIORITY(irq / 8));
65 66 67
	temp &= ~mask;
	temp |= prio & mask;

68
	__raw_writel(temp, avic_base + AVIC_NIPRIORITY(irq / 8));
D
Darius Augulis 已提交
69 70

	return 0;
71
}
P
Peter Horton 已提交
72
#endif
73

P
Paulius Zaleckas 已提交
74
#ifdef CONFIG_FIQ
P
Peter Horton 已提交
75
static int avic_set_irq_fiq(unsigned int irq, unsigned int type)
P
Paulius Zaleckas 已提交
76 77 78
{
	unsigned int irqt;

79
	if (irq >= AVIC_NUM_IRQS)
P
Paulius Zaleckas 已提交
80 81
		return -EINVAL;

82
	if (irq < AVIC_NUM_IRQS / 2) {
83 84
		irqt = __raw_readl(avic_base + AVIC_INTTYPEL) & ~(1 << irq);
		__raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEL);
P
Paulius Zaleckas 已提交
85
	} else {
86
		irq -= AVIC_NUM_IRQS / 2;
87 88
		irqt = __raw_readl(avic_base + AVIC_INTTYPEH) & ~(1 << irq);
		__raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEH);
P
Paulius Zaleckas 已提交
89 90 91 92 93 94
	}

	return 0;
}
#endif /* CONFIG_FIQ */

95

96
static struct mxc_extra_irq avic_extra_irq = {
P
Peter Horton 已提交
97 98 99 100 101 102
#ifdef CONFIG_MXC_IRQ_PRIOR
	.set_priority = avic_irq_set_priority,
#endif
#ifdef CONFIG_FIQ
	.set_irq_fiq = avic_set_irq_fiq,
#endif
103 104
};

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
#ifdef CONFIG_PM
static void avic_irq_suspend(struct irq_data *d)
{
	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
	struct irq_chip_type *ct = gc->chip_types;
	int idx = gc->irq_base >> 5;

	avic_saved_mask_reg[idx] = __raw_readl(avic_base + ct->regs.mask);
	__raw_writel(gc->wake_active, avic_base + ct->regs.mask);
}

static void avic_irq_resume(struct irq_data *d)
{
	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
	struct irq_chip_type *ct = gc->chip_types;
	int idx = gc->irq_base >> 5;

	__raw_writel(avic_saved_mask_reg[idx], avic_base + ct->regs.mask);
}

#else
#define avic_irq_suspend NULL
#define avic_irq_resume NULL
#endif

static __init void avic_init_gc(unsigned int irq_start)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;
	int idx = irq_start >> 5;

	gc = irq_alloc_generic_chip("mxc-avic", 1, irq_start, avic_base,
				    handle_level_irq);
	gc->private = &avic_extra_irq;
	gc->wake_enabled = IRQ_MSK(32);

	ct = gc->chip_types;
	ct->chip.irq_mask = irq_gc_mask_clr_bit;
	ct->chip.irq_unmask = irq_gc_mask_set_bit;
	ct->chip.irq_ack = irq_gc_mask_clr_bit;
	ct->chip.irq_set_wake = irq_gc_set_wake;
	ct->chip.irq_suspend = avic_irq_suspend;
	ct->chip.irq_resume = avic_irq_resume;
	ct->regs.mask = !idx ? AVIC_INTENABLEL : AVIC_INTENABLEH;
	ct->regs.ack = ct->regs.mask;

	irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
}

154 155 156 157 158 159 160 161 162 163 164 165 166
asmlinkage void __exception_irq_entry avic_handle_irq(struct pt_regs *regs)
{
	u32 nivector;

	do {
		nivector = __raw_readl(avic_base + AVIC_NIVECSR) >> 16;
		if (nivector == 0xffff)
			break;

		handle_IRQ(nivector, regs);
	} while (1);
}

167
/*
168 169 170 171
 * This function initializes the AVIC hardware and disables all the
 * interrupts. It registers the interrupt enable and disable functions
 * to the kernel for each interrupt source.
 */
172
void __init mxc_init_irq(void __iomem *irqbase)
173 174 175
{
	int i;

176
	avic_base = irqbase;
177

178 179 180
	/* put the AVIC into the reset value with
	 * all interrupts disabled
	 */
181 182
	__raw_writel(0, avic_base + AVIC_INTCNTL);
	__raw_writel(0x1f, avic_base + AVIC_NIMASK);
183 184

	/* disable all interrupts */
185 186
	__raw_writel(0, avic_base + AVIC_INTENABLEH);
	__raw_writel(0, avic_base + AVIC_INTENABLEL);
187 188

	/* all IRQ no FIQ */
189 190
	__raw_writel(0, avic_base + AVIC_INTTYPEH);
	__raw_writel(0, avic_base + AVIC_INTTYPEL);
191 192 193

	for (i = 0; i < AVIC_NUM_IRQS; i += 32)
		avic_init_gc(i);
194

195 196
	/* Set default priority value (0) for all IRQ's */
	for (i = 0; i < 8; i++)
197
		__raw_writel(0, avic_base + AVIC_NIPRIORITY(i));
198

P
Paulius Zaleckas 已提交
199 200 201 202 203
#ifdef CONFIG_FIQ
	/* Initialize FIQ */
	init_FIQ();
#endif

204 205
	printk(KERN_INFO "MXC IRQ initialized\n");
}