i82875p_edac.c 14.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * Intel D82875P Memory Controller kernel module
 * (C) 2003 Linux Networx (http://lnxi.com)
 * This file may be distributed under the terms of the
 * GNU General Public License.
 *
 * Written by Thayne Harbaugh
 * Contributors:
 *	Wang Zhenyu at intel.com
 *
 * $Id: edac_i82875p.c,v 1.5.2.11 2005/10/05 00:43:44 dsp_llnl Exp $
 *
 * Note: E7210 appears same as D82875P - zhenyu.z.wang at intel.com
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/pci.h>
#include <linux/pci_ids.h>
20
#include <linux/edac.h>
21
#include "edac_core.h"
22

M
Michal Marek 已提交
23
#define I82875P_REVISION	" Ver: 2.0.2"
24
#define EDAC_MOD_STR		"i82875p_edac"
25

D
Dave Peterson 已提交
26
#define i82875p_printk(level, fmt, arg...) \
D
Dave Peterson 已提交
27
	edac_printk(level, "i82875p", fmt, ##arg)
D
Dave Peterson 已提交
28 29

#define i82875p_mc_printk(mci, level, fmt, arg...) \
D
Dave Peterson 已提交
30
	edac_mc_chipset_printk(mci, level, "i82875p", fmt, ##arg)
D
Dave Peterson 已提交
31

32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
#ifndef PCI_DEVICE_ID_INTEL_82875_0
#define PCI_DEVICE_ID_INTEL_82875_0	0x2578
#endif				/* PCI_DEVICE_ID_INTEL_82875_0 */

#ifndef PCI_DEVICE_ID_INTEL_82875_6
#define PCI_DEVICE_ID_INTEL_82875_6	0x257e
#endif				/* PCI_DEVICE_ID_INTEL_82875_6 */

/* four csrows in dual channel, eight in single channel */
#define I82875P_NR_CSROWS(nr_chans) (8/(nr_chans))

/* Intel 82875p register addresses - device 0 function 0 - DRAM Controller */
#define I82875P_EAP		0x58	/* Error Address Pointer (32b)
					 *
					 * 31:12 block address
					 * 11:0  reserved
					 */

#define I82875P_DERRSYN		0x5c	/* DRAM Error Syndrome (8b)
					 *
					 *  7:0  DRAM ECC Syndrome
					 */

#define I82875P_DES		0x5d	/* DRAM Error Status (8b)
					 *
					 *  7:1  reserved
					 *  0    Error channel 0/1
					 */

#define I82875P_ERRSTS		0xc8	/* Error Status Register (16b)
					 *
					 * 15:10 reserved
					 *  9    non-DRAM lock error (ndlock)
					 *  8    Sftwr Generated SMI
					 *  7    ECC UE
					 *  6    reserved
					 *  5    MCH detects unimplemented cycle
					 *  4    AGP access outside GA
					 *  3    Invalid AGP access
					 *  2    Invalid GA translation table
					 *  1    Unsupported AGP command
					 *  0    ECC CE
					 */

#define I82875P_ERRCMD		0xca	/* Error Command (16b)
					 *
					 * 15:10 reserved
					 *  9    SERR on non-DRAM lock
					 *  8    SERR on ECC UE
					 *  7    SERR on ECC CE
					 *  6    target abort on high exception
					 *  5    detect unimplemented cyc
					 *  4    AGP access outside of GA
					 *  3    SERR on invalid AGP access
					 *  2    invalid translation table
					 *  1    SERR on unsupported AGP command
					 *  0    reserved
					 */

/* Intel 82875p register addresses - device 6 function 0 - DRAM Controller */
#define I82875P_PCICMD6		0x04	/* PCI Command Register (16b)
					 *
					 * 15:10 reserved
					 *  9    fast back-to-back - ro 0
					 *  8    SERR enable - ro 0
					 *  7    addr/data stepping - ro 0
					 *  6    parity err enable - ro 0
					 *  5    VGA palette snoop - ro 0
					 *  4    mem wr & invalidate - ro 0
					 *  3    special cycle - ro 0
					 *  2    bus master - ro 0
					 *  1    mem access dev6 - 0(dis),1(en)
					 *  0    IO access dev3 - 0(dis),1(en)
					 */

#define I82875P_BAR6		0x10	/* Mem Delays Base ADDR Reg (32b)
					 *
					 * 31:12 mem base addr [31:12]
					 * 11:4  address mask - ro 0
					 *  3    prefetchable - ro 0(non),1(pre)
					 *  2:1  mem type - ro 0
					 *  0    mem space - ro 0
					 */

/* Intel 82875p MMIO register space - device 0 function 0 - MMR space */

#define I82875P_DRB_SHIFT 26	/* 64MiB grain */
#define I82875P_DRB		0x00	/* DRAM Row Boundary (8b x 8)
					 *
					 *  7    reserved
					 *  6:0  64MiB row boundary addr
					 */

#define I82875P_DRA		0x10	/* DRAM Row Attribute (4b x 8)
					 *
					 *  7    reserved
					 *  6:4  row attr row 1
					 *  3    reserved
					 *  2:0  row attr row 0
					 *
					 * 000 =  4KiB
					 * 001 =  8KiB
					 * 010 = 16KiB
					 * 011 = 32KiB
					 */

#define I82875P_DRC		0x68	/* DRAM Controller Mode (32b)
					 *
					 * 31:30 reserved
					 * 29    init complete
					 * 28:23 reserved
					 * 22:21 nr chan 00=1,01=2
					 * 20    reserved
					 * 19:18 Data Integ Mode 00=none,01=ecc
					 * 17:11 reserved
					 * 10:8  refresh mode
					 *  7    reserved
					 *  6:4  mode select
					 *  3:2  reserved
					 *  1:0  DRAM type 01=DDR
					 */

enum i82875p_chips {
	I82875P = 0,
};

struct i82875p_pvt {
	struct pci_dev *ovrfl_pdev;
160
	void __iomem *ovrfl_window;
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
};

struct i82875p_dev_info {
	const char *ctl_name;
};

struct i82875p_error_info {
	u16 errsts;
	u32 eap;
	u8 des;
	u8 derrsyn;
	u16 errsts2;
};

static const struct i82875p_dev_info i82875p_devs[] = {
	[I82875P] = {
177
		.ctl_name = "i82875p"},
178 179
};

180
static struct pci_dev *mci_pdev;	/* init dev: in case that AGP code has
D
Dave Peterson 已提交
181 182 183
					 * already registered driver
					 */

184 185
static struct edac_pci_ctl_info *i82875p_pci;

D
Dave Peterson 已提交
186
static void i82875p_get_error_info(struct mem_ctl_info *mci,
187
				struct i82875p_error_info *info)
188
{
189 190 191 192
	struct pci_dev *pdev;

	pdev = to_pci_dev(mci->dev);

193 194 195 196 197
	/*
	 * This is a mess because there is no atomic way to read all the
	 * registers at once and the registers can transition from CE being
	 * overwritten by UE.
	 */
198
	pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts);
199 200 201 202

	if (!(info->errsts & 0x0081))
		return;

203 204 205 206
	pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
	pci_read_config_byte(pdev, I82875P_DES, &info->des);
	pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
	pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts2);
207 208 209 210 211 212 213 214

	/*
	 * If the error is the same then we can for both reads then
	 * the first set of reads is valid.  If there is a change then
	 * there is a CE no info and the second set of reads is valid
	 * and should be UE info.
	 */
	if ((info->errsts ^ info->errsts2) & 0x0081) {
215 216
		pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
		pci_read_config_byte(pdev, I82875P_DES, &info->des);
D
Dave Jiang 已提交
217
		pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
218
	}
219 220

	pci_write_bits16(pdev, I82875P_ERRSTS, 0x0081, 0x0081);
221 222
}

D
Dave Peterson 已提交
223
static int i82875p_process_error_info(struct mem_ctl_info *mci,
224 225
				struct i82875p_error_info *info,
				int handle_errors)
226 227 228 229 230
{
	int row, multi_chan;

	multi_chan = mci->csrows[0].nr_channels - 1;

231
	if (!(info->errsts & 0x0081))
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
		return 0;

	if (!handle_errors)
		return 1;

	if ((info->errsts ^ info->errsts2) & 0x0081) {
		edac_mc_handle_ce_no_info(mci, "UE overwrote CE");
		info->errsts = info->errsts2;
	}

	info->eap >>= PAGE_SHIFT;
	row = edac_mc_find_csrow_by_page(mci, info->eap);

	if (info->errsts & 0x0080)
		edac_mc_handle_ue(mci, info->eap, 0, row, "i82875p UE");
	else
		edac_mc_handle_ce(mci, info->eap, 0, info->derrsyn, row,
249 250
				multi_chan ? (info->des & 0x1) : 0,
				"i82875p CE");
251 252 253 254 255 256 257 258

	return 1;
}

static void i82875p_check(struct mem_ctl_info *mci)
{
	struct i82875p_error_info info;

D
Dave Peterson 已提交
259
	debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
260 261 262 263
	i82875p_get_error_info(mci, &info);
	i82875p_process_error_info(mci, &info, 1);
}

264 265
/* Return 0 on success or 1 on failure. */
static int i82875p_setup_overfl_dev(struct pci_dev *pdev,
266 267
				struct pci_dev **ovrfl_pdev,
				void __iomem **ovrfl_window)
268
{
269 270
	struct pci_dev *dev;
	void __iomem *window;
271
	int err;
272

273 274 275
	*ovrfl_pdev = NULL;
	*ovrfl_window = NULL;
	dev = pci_get_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);
276

277 278
	if (dev == NULL) {
		/* Intel tells BIOS developers to hide device 6 which
279 280 281 282 283
		 * configures the overflow device access containing
		 * the DRBs - this is where we expose device 6.
		 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
		 */
		pci_write_bits8(pdev, 0xf4, 0x2, 0x2);
284
		dev = pci_scan_single_device(pdev->bus, PCI_DEVFN(6, 0));
D
Dave Peterson 已提交
285

286 287
		if (dev == NULL)
			return 1;
J
John Feeney 已提交
288

289 290 291 292 293 294
		err = pci_bus_add_device(dev);
		if (err) {
			i82875p_printk(KERN_ERR,
				"%s(): pci_bus_add_device() Failed\n",
				__func__);
		}
295
		pci_bus_assign_resources(dev->bus);
296
	}
D
Dave Peterson 已提交
297

298 299 300 301
	*ovrfl_pdev = dev;

	if (pci_enable_device(dev)) {
		i82875p_printk(KERN_ERR, "%s(): Failed to enable overflow "
302
			"device\n", __func__);
303
		return 1;
304 305
	}

306
	if (pci_request_regions(dev, pci_name(dev))) {
307
#ifdef CORRECT_BIOS
D
Dave Peterson 已提交
308
		goto fail0;
309 310
#endif
	}
D
Dave Peterson 已提交
311

312
	/* cache is irrelevant for PCI bus reads/writes */
313
	window = pci_ioremap_bar(dev, 0);
314
	if (window == NULL) {
D
Dave Peterson 已提交
315
		i82875p_printk(KERN_ERR, "%s(): Failed to ioremap bar6\n",
316
			__func__);
D
Dave Peterson 已提交
317
		goto fail1;
318 319
	}

320 321
	*ovrfl_window = window;
	return 0;
322

323
fail1:
324
	pci_release_regions(dev);
325

326
#ifdef CORRECT_BIOS
327
fail0:
328 329 330 331 332
	pci_disable_device(dev);
#endif
	/* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
	return 1;
}
333

334 335 336 337 338
/* Return 1 if dual channel mode is active.  Else return 0. */
static inline int dual_channel_active(u32 drc)
{
	return (drc >> 21) & 0x1;
}
339

340
static void i82875p_init_csrows(struct mem_ctl_info *mci,
D
Dave Jiang 已提交
341 342
				struct pci_dev *pdev,
				void __iomem * ovrfl_window, u32 drc)
343 344 345 346
{
	struct csrow_info *csrow;
	unsigned long last_cumul_size;
	u8 value;
D
Dave Jiang 已提交
347
	u32 drc_ddim;		/* DRAM Data Integrity Mode 0=none,2=edac */
348 349 350 351 352 353 354
	u32 cumul_size;
	int index;

	drc_ddim = (drc >> 18) & 0x1;
	last_cumul_size = 0;

	/* The dram row boundary (DRB) reg values are boundary address
355 356 357 358
	 * for each DRAM row with a granularity of 32 or 64MB (single/dual
	 * channel operation).  DRB regs are cumulative; therefore DRB7 will
	 * contain the total memory contained in all eight rows.
	 */
359 360 361

	for (index = 0; index < mci->nr_csrows; index++) {
		csrow = &mci->csrows[index];
362 363 364

		value = readb(ovrfl_window + I82875P_DRB + index);
		cumul_size = value << (I82875P_DRB_SHIFT - PAGE_SHIFT);
D
Dave Peterson 已提交
365 366
		debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
			cumul_size);
367 368 369 370 371 372 373
		if (cumul_size == last_cumul_size)
			continue;	/* not populated */

		csrow->first_page = last_cumul_size;
		csrow->last_page = cumul_size - 1;
		csrow->nr_pages = cumul_size - last_cumul_size;
		last_cumul_size = cumul_size;
374
		csrow->grain = 1 << 12;	/* I82875P_EAP has 4KiB reolution */
375 376 377 378
		csrow->mtype = MEM_DDR;
		csrow->dtype = DEV_UNKNOWN;
		csrow->edac_mode = drc_ddim ? EDAC_SECDED : EDAC_NONE;
	}
379 380 381 382 383 384 385 386 387 388 389 390
}

static int i82875p_probe1(struct pci_dev *pdev, int dev_idx)
{
	int rc = -ENODEV;
	struct mem_ctl_info *mci;
	struct i82875p_pvt *pvt;
	struct pci_dev *ovrfl_pdev;
	void __iomem *ovrfl_window;
	u32 drc;
	u32 nr_chans;
	struct i82875p_error_info discard;
391

392
	debugf0("%s()\n", __func__);
393

394 395 396 397 398 399 400
	ovrfl_pdev = pci_get_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);

	if (i82875p_setup_overfl_dev(pdev, &ovrfl_pdev, &ovrfl_window))
		return -ENODEV;
	drc = readl(ovrfl_window + I82875P_DRC);
	nr_chans = dual_channel_active(drc) + 1;
	mci = edac_mc_alloc(sizeof(*pvt), I82875P_NR_CSROWS(nr_chans),
401
			nr_chans, 0);
402 403 404 405 406 407

	if (!mci) {
		rc = -ENOMEM;
		goto fail0;
	}

J
Jarkko Lavinen 已提交
408 409 410
	/* Keeps mci available after edac_mc_del_mc() till edac_mc_free() */
	kobject_get(&mci->edac_mci_kobj);

411 412 413 414 415 416 417 418
	debugf3("%s(): init mci\n", __func__);
	mci->dev = &pdev->dev;
	mci->mtype_cap = MEM_FLAG_DDR;
	mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
	mci->edac_cap = EDAC_FLAG_UNKNOWN;
	mci->mod_name = EDAC_MOD_STR;
	mci->mod_ver = I82875P_REVISION;
	mci->ctl_name = i82875p_devs[dev_idx].ctl_name;
419
	mci->dev_name = pci_name(pdev);
420 421 422
	mci->edac_check = i82875p_check;
	mci->ctl_page_to_phys = NULL;
	debugf3("%s(): init pvt\n", __func__);
D
Dave Jiang 已提交
423
	pvt = (struct i82875p_pvt *)mci->pvt_info;
424 425 426
	pvt->ovrfl_pdev = ovrfl_pdev;
	pvt->ovrfl_window = ovrfl_window;
	i82875p_init_csrows(mci, pdev, ovrfl_window, drc);
D
Dave Jiang 已提交
427
	i82875p_get_error_info(mci, &discard);	/* clear counters */
428

429 430 431
	/* Here we assume that we will never see multiple instances of this
	 * type of memory controller.  The ID is therefore hardcoded to 0.
	 */
432
	if (edac_mc_add_mc(mci)) {
D
Dave Peterson 已提交
433
		debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
434
		goto fail1;
435 436
	}

437 438 439 440 441 442 443 444 445 446 447
	/* allocating generic PCI control info */
	i82875p_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
	if (!i82875p_pci) {
		printk(KERN_WARNING
			"%s(): Unable to create PCI control\n",
			__func__);
		printk(KERN_WARNING
			"%s(): PCI error report via EDAC not setup\n",
			__func__);
	}

448
	/* get this far and it's successful */
D
Dave Peterson 已提交
449
	debugf3("%s(): success\n", __func__);
450 451
	return 0;

452
fail1:
J
Jarkko Lavinen 已提交
453
	kobject_put(&mci->edac_mci_kobj);
D
Dave Peterson 已提交
454
	edac_mc_free(mci);
455

456
fail0:
D
Dave Peterson 已提交
457 458
	iounmap(ovrfl_window);
	pci_release_regions(ovrfl_pdev);
459

D
Dave Peterson 已提交
460
	pci_disable_device(ovrfl_pdev);
461 462 463 464 465 466
	/* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
	return rc;
}

/* returns count (>= 0), or negative on error */
static int __devinit i82875p_init_one(struct pci_dev *pdev,
467
				const struct pci_device_id *ent)
468 469 470
{
	int rc;

D
Dave Peterson 已提交
471 472
	debugf0("%s()\n", __func__);
	i82875p_printk(KERN_INFO, "i82875p init one\n");
D
Dave Peterson 已提交
473 474

	if (pci_enable_device(pdev) < 0)
475
		return -EIO;
D
Dave Peterson 已提交
476

477
	rc = i82875p_probe1(pdev, ent->driver_data);
D
Dave Peterson 已提交
478

479 480
	if (mci_pdev == NULL)
		mci_pdev = pci_dev_get(pdev);
D
Dave Peterson 已提交
481

482 483 484 485 486 487 488 489
	return rc;
}

static void __devexit i82875p_remove_one(struct pci_dev *pdev)
{
	struct mem_ctl_info *mci;
	struct i82875p_pvt *pvt = NULL;

D
Dave Peterson 已提交
490
	debugf0("%s()\n", __func__);
491

492 493 494
	if (i82875p_pci)
		edac_pci_release_generic_ctl(i82875p_pci);

495
	if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
496 497
		return;

D
Dave Jiang 已提交
498
	pvt = (struct i82875p_pvt *)mci->pvt_info;
D
Dave Peterson 已提交
499

500 501 502 503 504 505 506 507 508 509 510 511 512 513
	if (pvt->ovrfl_window)
		iounmap(pvt->ovrfl_window);

	if (pvt->ovrfl_pdev) {
#ifdef CORRECT_BIOS
		pci_release_regions(pvt->ovrfl_pdev);
#endif				/*CORRECT_BIOS */
		pci_disable_device(pvt->ovrfl_pdev);
		pci_dev_put(pvt->ovrfl_pdev);
	}

	edac_mc_free(mci);
}

514
static DEFINE_PCI_DEVICE_TABLE(i82875p_pci_tbl) = {
D
Dave Peterson 已提交
515
	{
D
Dave Jiang 已提交
516 517
	 PCI_VEND_DEV(INTEL, 82875_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
	 I82875P},
D
Dave Peterson 已提交
518
	{
D
Dave Jiang 已提交
519 520
	 0,
	 }			/* 0 terminated list. */
521 522 523 524 525
};

MODULE_DEVICE_TABLE(pci, i82875p_pci_tbl);

static struct pci_driver i82875p_driver = {
D
Dave Peterson 已提交
526
	.name = EDAC_MOD_STR,
527 528 529 530 531
	.probe = i82875p_init_one,
	.remove = __devexit_p(i82875p_remove_one),
	.id_table = i82875p_pci_tbl,
};

A
Alan Cox 已提交
532
static int __init i82875p_init(void)
533 534 535
{
	int pci_rc;

D
Dave Peterson 已提交
536
	debugf3("%s()\n", __func__);
537 538 539 540

       /* Ensure that the OPSTATE is set correctly for POLL or NMI */
       opstate_init();

541
	pci_rc = pci_register_driver(&i82875p_driver);
D
Dave Peterson 已提交
542

543
	if (pci_rc < 0)
D
Dave Peterson 已提交
544
		goto fail0;
D
Dave Peterson 已提交
545

546
	if (mci_pdev == NULL) {
D
Dave Peterson 已提交
547
		mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
548
					PCI_DEVICE_ID_INTEL_82875_0, NULL);
D
Dave Peterson 已提交
549

550 551
		if (!mci_pdev) {
			debugf0("875p pci_get_device fail\n");
D
Dave Peterson 已提交
552 553
			pci_rc = -ENODEV;
			goto fail1;
554
		}
D
Dave Peterson 已提交
555

556
		pci_rc = i82875p_init_one(mci_pdev, i82875p_pci_tbl);
D
Dave Peterson 已提交
557

558 559
		if (pci_rc < 0) {
			debugf0("875p init fail\n");
D
Dave Peterson 已提交
560 561
			pci_rc = -ENODEV;
			goto fail1;
562 563
		}
	}
D
Dave Peterson 已提交
564

565
	return 0;
D
Dave Peterson 已提交
566

567
fail1:
D
Dave Peterson 已提交
568 569
	pci_unregister_driver(&i82875p_driver);

570
fail0:
D
Dave Peterson 已提交
571 572 573 574
	if (mci_pdev != NULL)
		pci_dev_put(mci_pdev);

	return pci_rc;
575 576 577 578
}

static void __exit i82875p_exit(void)
{
D
Dave Peterson 已提交
579
	debugf3("%s()\n", __func__);
580

J
Jarkko Lavinen 已提交
581 582 583
	i82875p_remove_one(mci_pdev);
	pci_dev_put(mci_pdev);

584
	pci_unregister_driver(&i82875p_driver);
D
Dave Peterson 已提交
585

586 587 588 589 590 591 592 593
}

module_init(i82875p_init);
module_exit(i82875p_exit);

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
MODULE_DESCRIPTION("MC support for Intel 82875 memory hub controllers");
594 595 596

module_param(edac_op_state, int, 0444);
MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");