i915_irq.c 48.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
30
#include <linux/slab.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
35
#include "i915_trace.h"
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37 38 39

#define MAX_NOPID ((u32)~0)

40 41 42 43 44 45 46
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
47 48 49 50 51 52 53
#define I915_INTERRUPT_ENABLE_FIX			\
	(I915_ASLE_INTERRUPT |				\
	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
54 55

/** Interrupts that we mask and unmask at runtime. */
56
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
57

J
Jesse Barnes 已提交
58 59 60 61 62 63 64 65 66
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

67
/* For display hotplug interrupt */
68
static void
69
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
70
{
71 72 73
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
74
		POSTING_READ(DEIMR);
75 76 77 78
	}
}

static inline void
79
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
80
{
81 82 83
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
84
		POSTING_READ(DEIMR);
85 86 87
	}
}

88 89 90 91 92 93 94
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
95
	BUG();
96 97 98 99 100 101 102 103 104 105 106
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
107
		POSTING_READ(reg);
108 109 110 111 112 113 114 115 116 117 118
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
119
		POSTING_READ(reg);
120 121 122
	}
}

123 124 125
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
126
void intel_enable_asle(struct drm_device *dev)
127
{
128 129 130 131
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
132

133
	if (HAS_PCH_SPLIT(dev))
134
		ironlake_enable_display_irq(dev_priv, DE_GSE);
135
	else {
136
		i915_enable_pipestat(dev_priv, 1,
137
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
138
		if (INTEL_INFO(dev)->gen >= 4)
139
			i915_enable_pipestat(dev_priv, 0,
140
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
141
	}
142 143

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
144 145
}

146 147 148 149 150 151 152 153 154 155 156 157 158
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
159
	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
160 161
}

162 163 164 165
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
166 167 168 169
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
170
	u32 high1, high2, low;
171 172

	if (!i915_pipe_enabled(dev, pipe)) {
173 174
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
				"pipe %d\n", pipe);
175 176 177
		return 0;
	}

178 179 180
	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

181 182 183 184 185 186
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
187 188 189
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
190 191
	} while (high1 != high2);

192 193 194
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
195 196
}

197 198 199 200 201 202
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
203 204
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
					"pipe %d\n", pipe);
205 206 207 208 209 210
		return 0;
	}

	return I915_READ(reg);
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
			     int *vpos, int *hpos)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 vbl = 0, position = 0;
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
					"pipe %d\n", pipe);
		return 0;
	}

	/* Get vtotal. */
	vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);

	if (INTEL_INFO(dev)->gen >= 4) {
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
		position = I915_READ(PIPEDSL(pipe));

		/* Decode into vertical scanout position. Don't have
		 * horizontal scanout position.
		 */
		*vpos = position & 0x1fff;
		*hpos = 0;
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;

		htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}

	/* Query vblank area. */
	vbl = I915_READ(VBLANK(pipe));

	/* Test position against vblank region. */
	vbl_start = vbl & 0x1fff;
	vbl_end = (vbl >> 16) & 0x1fff;

	if ((*vpos < vbl_start) || (*vpos > vbl_end))
		in_vbl = false;

	/* Inside "upper part" of vblank area? Apply corrective offset: */
	if (in_vbl && (*vpos >= vbl_start))
		*vpos = *vpos - vtotal;

	/* Readouts valid? */
	if (vbl > 0)
		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
	struct drm_crtc *drmcrtc;

	if (crtc < 0 || crtc >= dev->num_crtcs) {
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
	drmcrtc = intel_get_crtc_for_pipe(dev, crtc);

	/* Helper routine in DRM core does all the work: */
	return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
						     vblank_time, flags, drmcrtc);
}

297 298 299 300 301 302 303 304
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
305
	struct drm_mode_config *mode_config = &dev->mode_config;
306 307 308 309 310 311
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

312
	/* Just fire off a uevent and let userspace tell us what to do */
313
	drm_helper_hpd_irq_event(dev);
314 315
}

316 317 318
static void i915_handle_rps_change(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
319
	u32 busy_up, busy_down, max_avg, min_avg;
320 321
	u8 new_delay = dev_priv->cur_delay;

322
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
323 324
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
325 326 327 328
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
329
	if (busy_up > max_avg) {
330 331 332 333
		if (dev_priv->cur_delay != dev_priv->max_delay)
			new_delay = dev_priv->cur_delay - 1;
		if (new_delay < dev_priv->max_delay)
			new_delay = dev_priv->max_delay;
334
	} else if (busy_down < min_avg) {
335 336 337 338 339 340
		if (dev_priv->cur_delay != dev_priv->min_delay)
			new_delay = dev_priv->cur_delay + 1;
		if (new_delay > dev_priv->min_delay)
			new_delay = dev_priv->min_delay;
	}

341 342
	if (ironlake_set_drps(dev, new_delay))
		dev_priv->cur_delay = new_delay;
343 344 345 346

	return;
}

347 348 349 350
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
351
	u32 seqno = ring->get_seqno(ring);
352

353
	trace_i915_gem_request_complete(dev, seqno);
354 355

	ring->irq_seqno = seqno;
356
	wake_up_all(&ring->irq_queue);
357

358 359 360 361 362
	dev_priv->hangcheck_count = 0;
	mod_timer(&dev_priv->hangcheck_timer,
		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
}

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
static void gen6_pm_irq_handler(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u8 new_delay = dev_priv->cur_delay;
	u32 pm_iir;

	pm_iir = I915_READ(GEN6_PMIIR);
	if (!pm_iir)
		return;

	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
		if (dev_priv->cur_delay != dev_priv->max_delay)
			new_delay = dev_priv->cur_delay + 1;
		if (new_delay > dev_priv->max_delay)
			new_delay = dev_priv->max_delay;
	} else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
		if (dev_priv->cur_delay != dev_priv->min_delay)
			new_delay = dev_priv->cur_delay - 1;
		if (new_delay < dev_priv->min_delay) {
			new_delay = dev_priv->min_delay;
			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
				   ((new_delay << 16) & 0x3f0000));
		} else {
			/* Make sure we continue to get down interrupts
			 * until we hit the minimum frequency */
			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
		}

	}

	gen6_set_rps(dev, new_delay);
	dev_priv->cur_delay = new_delay;

	I915_WRITE(GEN6_PMIIR, pm_iir);
}

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
static void pch_irq_handler(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 pch_iir;

	pch_iir = I915_READ(SDEIIR);

	if (pch_iir & SDE_AUDIO_POWER_MASK)
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
				 SDE_AUDIO_POWER_SHIFT);

	if (pch_iir & SDE_GMBUS)
		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

	if (pch_iir & SDE_FDI_MASK) {
		u32 fdia, fdib;

		fdia = I915_READ(FDI_RXA_IIR);
		fdib = I915_READ(FDI_RXB_IIR);
		DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib);
	}

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
}

445
static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
446 447 448
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
449
	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
450
	u32 hotplug_mask;
451
	struct drm_i915_master_private *master_priv;
452 453 454 455
	u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;

	if (IS_GEN6(dev))
		bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
456

457 458 459
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
460
	POSTING_READ(DEIER);
461

462 463
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
464
	pch_iir = I915_READ(SDEIIR);
465
	pm_iir = I915_READ(GEN6_PMIIR);
466

467 468
	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
	    (!IS_GEN6(dev) || pm_iir == 0))
469
		goto done;
470

471 472 473 474 475
	if (HAS_PCH_CPT(dev))
		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
	else
		hotplug_mask = SDE_HOTPLUG_MASK;

476
	ret = IRQ_HANDLED;
477

478 479 480 481 482 483
	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
484

485
	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
486
		notify_ring(dev, &dev_priv->ring[RCS]);
487
	if (gt_iir & bsd_usr_interrupt)
488 489 490
		notify_ring(dev, &dev_priv->ring[VCS]);
	if (gt_iir & GT_BLT_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[BCS]);
491

492
	if (de_iir & DE_GSE)
493
		intel_opregion_gse_intr(dev);
494

495
	if (de_iir & DE_PLANEA_FLIP_DONE) {
496
		intel_prepare_page_flip(dev, 0);
497
		intel_finish_page_flip_plane(dev, 0);
498
	}
499

500
	if (de_iir & DE_PLANEB_FLIP_DONE) {
501
		intel_prepare_page_flip(dev, 1);
502
		intel_finish_page_flip_plane(dev, 1);
503
	}
504

505
	if (de_iir & DE_PIPEA_VBLANK)
506 507
		drm_handle_vblank(dev, 0);

508
	if (de_iir & DE_PIPEB_VBLANK)
509 510
		drm_handle_vblank(dev, 1);

511
	/* check event from PCH */
512 513 514 515 516
	if (de_iir & DE_PCH_EVENT) {
		if (pch_iir & hotplug_mask)
			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
		pch_irq_handler(dev);
	}
517

518
	if (de_iir & DE_PCU_EVENT) {
519
		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
520 521 522
		i915_handle_rps_change(dev);
	}

523 524 525
	if (IS_GEN6(dev))
		gen6_pm_irq_handler(dev);

526 527 528 529 530 531
	/* should clear PCH hotplug event before clear CPU irq */
	I915_WRITE(SDEIIR, pch_iir);
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);

done:
532
	I915_WRITE(DEIER, de_ier);
533
	POSTING_READ(DEIER);
534

535 536 537
	return ret;
}

538 539 540 541 542 543 544 545 546 547 548 549
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    error_work);
	struct drm_device *dev = dev_priv->dev;
550 551 552
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
553

554 555
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

556
	if (atomic_read(&dev_priv->mm.wedged)) {
557 558 559 560 561
		DRM_DEBUG_DRIVER("resetting chip\n");
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
		if (!i915_reset(dev, GRDOM_RENDER)) {
			atomic_set(&dev_priv->mm.wedged, 0);
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
562
		}
563
		complete_all(&dev_priv->error_completion);
564
	}
565 566
}

567
#ifdef CONFIG_DEBUG_FS
568
static struct drm_i915_error_object *
569
i915_error_object_create(struct drm_i915_private *dev_priv,
570
			 struct drm_i915_gem_object *src)
571 572 573
{
	struct drm_i915_error_object *dst;
	int page, page_count;
574
	u32 reloc_offset;
575

576
	if (src == NULL || src->pages == NULL)
577 578
		return NULL;

579
	page_count = src->base.size / PAGE_SIZE;
580 581 582 583 584

	dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
	if (dst == NULL)
		return NULL;

585
	reloc_offset = src->gtt_offset;
586
	for (page = 0; page < page_count; page++) {
587
		unsigned long flags;
588 589
		void __iomem *s;
		void *d;
590

591
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
592 593
		if (d == NULL)
			goto unwind;
594

595
		local_irq_save(flags);
596
		s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
P
Peter Zijlstra 已提交
597
					     reloc_offset);
598
		memcpy_fromio(d, s, PAGE_SIZE);
P
Peter Zijlstra 已提交
599
		io_mapping_unmap_atomic(s);
600
		local_irq_restore(flags);
601

602
		dst->pages[page] = d;
603 604

		reloc_offset += PAGE_SIZE;
605 606
	}
	dst->page_count = page_count;
607
	dst->gtt_offset = src->gtt_offset;
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639

	return dst;

unwind:
	while (page--)
		kfree(dst->pages[page]);
	kfree(dst);
	return NULL;
}

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void
i915_error_state_free(struct drm_device *dev,
		      struct drm_i915_error_state *error)
{
	i915_error_object_free(error->batchbuffer[0]);
	i915_error_object_free(error->batchbuffer[1]);
	i915_error_object_free(error->ringbuffer);
	kfree(error->active_bo);
640
	kfree(error->overlay);
641 642 643
	kfree(error);
}

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static u32 capture_bo_list(struct drm_i915_error_buffer *err,
			   int count,
			   struct list_head *head)
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, mm_list) {
		err->size = obj->base.size;
		err->name = obj->base.name;
		err->seqno = obj->last_rendering_seqno;
		err->gtt_offset = obj->gtt_offset;
		err->read_domains = obj->base.read_domains;
		err->write_domain = obj->base.write_domain;
		err->fence_reg = obj->fence_reg;
		err->pinned = 0;
		if (obj->pin_count > 0)
			err->pinned = 1;
		if (obj->user_pin_count > 0)
			err->pinned = -1;
		err->tiling = obj->tiling_mode;
		err->dirty = obj->dirty;
		err->purgeable = obj->madv != I915_MADV_WILLNEED;
667
		err->ring = obj->ring ? obj->ring->id : 0;
668
		err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
669 670 671 672 673 674 675 676 677 678

		if (++i == count)
			break;

		err++;
	}

	return i;
}

679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
static void i915_gem_record_fences(struct drm_device *dev,
				   struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Fences */
	switch (INTEL_INFO(dev)->gen) {
	case 6:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
		break;
	case 5:
	case 4:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
		break;
	case 3:
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
	case 2:
		for (i = 0; i < 8; i++)
			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
		break;

	}
}

708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
static struct drm_i915_error_object *
i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
			     struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_object *obj;
	u32 seqno;

	if (!ring->get_seqno)
		return NULL;

	seqno = ring->get_seqno(ring);
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
		if (obj->ring != ring)
			continue;

		if (!i915_seqno_passed(obj->last_rendering_seqno, seqno))
			continue;

		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
			continue;

		/* We need to copy these to an anonymous buffer as the simplest
		 * method to avoid being overwritten by userspace.
		 */
		return i915_error_object_create(dev_priv, obj);
	}

	return NULL;
}

738 739 740 741 742 743 744 745 746
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
747 748 749
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
750
	struct drm_i915_gem_object *obj;
751 752
	struct drm_i915_error_state *error;
	unsigned long flags;
753
	int i;
754 755

	spin_lock_irqsave(&dev_priv->error_lock, flags);
756 757 758 759
	error = dev_priv->first_error;
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
	if (error)
		return;
760 761 762

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
763 764
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
765 766
	}

767 768
	DRM_DEBUG_DRIVER("generating error event\n");

769
	error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
770 771 772 773 774
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
775 776 777
	error->error = 0;
	if (INTEL_INFO(dev)->gen >= 6) {
		error->error = I915_READ(ERROR_GEN6);
778

779 780 781 782 783
		error->bcs_acthd = I915_READ(BCS_ACTHD);
		error->bcs_ipehr = I915_READ(BCS_IPEHR);
		error->bcs_ipeir = I915_READ(BCS_IPEIR);
		error->bcs_instdone = I915_READ(BCS_INSTDONE);
		error->bcs_seqno = 0;
784 785
		if (dev_priv->ring[BCS].get_seqno)
			error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
786 787 788 789 790 791

		error->vcs_acthd = I915_READ(VCS_ACTHD);
		error->vcs_ipehr = I915_READ(VCS_IPEHR);
		error->vcs_ipeir = I915_READ(VCS_IPEIR);
		error->vcs_instdone = I915_READ(VCS_INSTDONE);
		error->vcs_seqno = 0;
792 793
		if (dev_priv->ring[VCS].get_seqno)
			error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
794 795
	}
	if (INTEL_INFO(dev)->gen >= 4) {
796 797 798 799 800 801
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
802
		error->bbaddr = I915_READ64(BB_ADDR);
803 804 805 806 807 808
	} else {
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
		error->bbaddr = 0;
809
	}
810
	i915_gem_record_fences(dev, error);
811

812 813 814 815 816
	/* Record the active batchbuffers */
	for (i = 0; i < I915_NUM_RINGS; i++)
		error->batchbuffer[i] =
			i915_error_first_batchbuffer(dev_priv,
						     &dev_priv->ring[i]);
817 818

	/* Record the ringbuffer */
819
	error->ringbuffer = i915_error_object_create(dev_priv,
820
						     dev_priv->ring[RCS].obj);
821

822
	/* Record buffers on the active and pinned lists. */
823
	error->active_bo = NULL;
824
	error->pinned_bo = NULL;
825

826 827 828 829
	i = 0;
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
		i++;
	error->active_bo_count = i;
830
	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
831 832
		i++;
	error->pinned_bo_count = i - error->active_bo_count;
833

834 835
	if (i) {
		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
836
					   GFP_ATOMIC);
837 838 839
		if (error->active_bo)
			error->pinned_bo =
				error->active_bo + error->active_bo_count;
840 841
	}

842 843 844 845 846 847 848 849 850 851 852 853
	if (error->active_bo)
		error->active_bo_count =
			capture_bo_list(error->active_bo,
					error->active_bo_count,
					&dev_priv->mm.active_list);

	if (error->pinned_bo)
		error->pinned_bo_count =
			capture_bo_list(error->pinned_bo,
					error->pinned_bo_count,
					&dev_priv->mm.pinned_list);

854 855
	do_gettimeofday(&error->time);

856
	error->overlay = intel_overlay_capture_error_state(dev);
857
	error->display = intel_display_capture_error_state(dev);
858

859 860 861 862 863
	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error == NULL) {
		dev_priv->first_error = error;
		error = NULL;
	}
864
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881

	if (error)
		i915_error_state_free(dev, error);
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;

	spin_lock(&dev_priv->error_lock);
	error = dev_priv->first_error;
	dev_priv->first_error = NULL;
	spin_unlock(&dev_priv->error_lock);

	if (error)
		i915_error_state_free(dev, error);
882
}
883 884 885
#else
#define i915_capture_error_state(x)
#endif
886

887
static void i915_report_and_clear_eir(struct drm_device *dev)
888 889 890 891
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 eir = I915_READ(EIR);

892 893
	if (!eir)
		return;
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914

	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
	       eir);

	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
915
			POSTING_READ(IPEIR_I965);
916 917 918 919 920 921 922
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
923
			POSTING_READ(PGTBL_ER);
924 925 926
		}
	}

927
	if (!IS_GEN2(dev)) {
928 929 930 931 932 933
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
934
			POSTING_READ(PGTBL_ER);
935 936 937 938
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
939 940 941
		u32 pipea_stats = I915_READ(PIPEASTAT);
		u32 pipeb_stats = I915_READ(PIPEBSTAT);

942 943 944 945 946 947 948 949 950 951 952
		printk(KERN_ERR "memory refresh error\n");
		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
		       pipea_stats);
		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
		       pipeb_stats);
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
		printk(KERN_ERR "instruction error\n");
		printk(KERN_ERR "  INSTPM: 0x%08x\n",
		       I915_READ(INSTPM));
953
		if (INTEL_INFO(dev)->gen < 4) {
954 955 956 957 958 959 960 961 962 963 964
			u32 ipeir = I915_READ(IPEIR);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD));
			I915_WRITE(IPEIR, ipeir);
965
			POSTING_READ(IPEIR);
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
982
			POSTING_READ(IPEIR_I965);
983 984 985 986
		}
	}

	I915_WRITE(EIR, eir);
987
	POSTING_READ(EIR);
988 989 990 991 992 993 994 995 996 997
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
1010
void i915_handle_error(struct drm_device *dev, bool wedged)
1011 1012 1013 1014 1015
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
1016

1017
	if (wedged) {
1018
		INIT_COMPLETION(dev_priv->error_completion);
1019 1020
		atomic_set(&dev_priv->mm.wedged, 1);

1021 1022 1023
		/*
		 * Wakeup waiting processes so they don't hang
		 */
1024
		wake_up_all(&dev_priv->ring[RCS].irq_queue);
1025
		if (HAS_BSD(dev))
1026
			wake_up_all(&dev_priv->ring[VCS].irq_queue);
1027
		if (HAS_BLT(dev))
1028
			wake_up_all(&dev_priv->ring[BCS].irq_queue);
1029 1030
	}

1031
	queue_work(dev_priv->wq, &dev_priv->error_work);
1032 1033
}

1034 1035 1036 1037 1038
static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1039
	struct drm_i915_gem_object *obj;
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

	if (work == NULL || work->pending || !work->enable_stall_check) {
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
1058
	obj = work->pending_flip_obj;
1059
	if (INTEL_INFO(dev)->gen >= 4) {
1060
		int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
1061
		stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
1062 1063
	} else {
		int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
1064
		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
							crtc->y * crtc->fb->pitch +
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

L
Linus Torvalds 已提交
1077 1078
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
1079
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
1080
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1081
	struct drm_i915_master_private *master_priv;
1082 1083
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
1084
	u32 vblank_status;
1085
	int vblank = 0;
1086
	unsigned long irqflags;
1087 1088
	int irq_received;
	int ret = IRQ_NONE;
1089

1090 1091
	atomic_inc(&dev_priv->irq_received);

1092
	if (HAS_PCH_SPLIT(dev))
1093
		return ironlake_irq_handler(dev);
1094

1095
	iir = I915_READ(IIR);
1096

1097
	if (INTEL_INFO(dev)->gen >= 4)
1098
		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
1099
	else
1100
		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
1101

1102 1103 1104 1105 1106 1107 1108 1109
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
1110
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1111 1112
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
1113

1114
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
1115
			i915_handle_error(dev, false);
1116

1117 1118 1119
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
1120
		if (pipea_stats & 0x8000ffff) {
1121
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
1122
				DRM_DEBUG_DRIVER("pipe a underrun\n");
1123
			I915_WRITE(PIPEASTAT, pipea_stats);
1124
			irq_received = 1;
1125
		}
L
Linus Torvalds 已提交
1126

1127
		if (pipeb_stats & 0x8000ffff) {
1128
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
1129
				DRM_DEBUG_DRIVER("pipe b underrun\n");
1130
			I915_WRITE(PIPEBSTAT, pipeb_stats);
1131
			irq_received = 1;
1132
		}
1133
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1134 1135 1136 1137 1138

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
1139

1140 1141 1142 1143 1144
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1145
			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1146 1147
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
1148 1149
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
1150 1151 1152 1153 1154

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

1155 1156
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
1157

1158 1159 1160 1161 1162 1163
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
1164

1165
		if (iir & I915_USER_INTERRUPT)
1166 1167 1168
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);
1169

1170
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
1171
			intel_prepare_page_flip(dev, 0);
1172 1173 1174
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 0);
		}
1175

1176
		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
1177
			intel_prepare_page_flip(dev, 1);
1178 1179 1180
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 1);
		}
1181

1182
		if (pipea_stats & vblank_status) {
1183 1184
			vblank++;
			drm_handle_vblank(dev, 0);
1185 1186
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 0);
1187
				intel_finish_page_flip(dev, 0);
1188
			}
1189
		}
1190

1191
		if (pipeb_stats & vblank_status) {
1192 1193
			vblank++;
			drm_handle_vblank(dev, 1);
1194 1195
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 1);
1196
				intel_finish_page_flip(dev, 1);
1197
			}
1198
		}
1199

1200 1201
		if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
		    (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1202
		    (iir & I915_ASLE_INTERRUPT))
1203
			intel_opregion_asle_intr(dev);
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
1221
	}
1222

1223
	return ret;
L
Linus Torvalds 已提交
1224 1225
}

1226
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
1227 1228
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1229
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1230 1231 1232

	i915_kernel_lost_context(dev);

1233
	DRM_DEBUG_DRIVER("\n");
L
Linus Torvalds 已提交
1234

1235
	dev_priv->counter++;
1236
	if (dev_priv->counter > 0x7FFFFFFFUL)
1237
		dev_priv->counter = 1;
1238 1239
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1240

1241 1242 1243 1244 1245 1246 1247
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(MI_USER_INTERRUPT);
		ADVANCE_LP_RING();
	}
D
Dave Airlie 已提交
1248

1249
	return dev_priv->counter;
L
Linus Torvalds 已提交
1250 1251
}

1252 1253 1254
void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1255
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
1256

1257 1258 1259
	if (dev_priv->trace_irq_seqno == 0 &&
	    ring->irq_get(ring))
		dev_priv->trace_irq_seqno = seqno;
1260 1261
}

1262
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
1263 1264
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1265
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1266
	int ret = 0;
1267
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
1268

1269
	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
1270 1271
		  READ_BREADCRUMB(dev_priv));

1272
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
1273 1274
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
1275
		return 0;
1276
	}
L
Linus Torvalds 已提交
1277

1278 1279
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
1280

1281 1282 1283 1284 1285 1286
	ret = -ENODEV;
	if (ring->irq_get(ring)) {
		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
			    READ_BREADCRUMB(dev_priv) >= irq_nr);
		ring->irq_put(ring);
	}
L
Linus Torvalds 已提交
1287

E
Eric Anholt 已提交
1288
	if (ret == -EBUSY) {
1289
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
1290 1291 1292
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

1293 1294 1295
	return ret;
}

L
Linus Torvalds 已提交
1296 1297
/* Needs the lock as it touches the ring.
 */
1298 1299
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1300 1301
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1302
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
1303 1304
	int result;

1305
	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
1306
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1307
		return -EINVAL;
L
Linus Torvalds 已提交
1308
	}
1309 1310 1311

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

1312
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1313
	result = i915_emit_irq(dev);
1314
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1315

1316
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
1317
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
1318
		return -EFAULT;
L
Linus Torvalds 已提交
1319 1320 1321 1322 1323 1324 1325
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
1326 1327
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1328 1329
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1330
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
1331 1332

	if (!dev_priv) {
1333
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1334
		return -EINVAL;
L
Linus Torvalds 已提交
1335 1336
	}

1337
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
1338 1339
}

1340 1341 1342 1343
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
1344 1345
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1346
	unsigned long irqflags;
1347

1348
	if (!i915_pipe_enabled(dev, pipe))
1349
		return -EINVAL;
1350

1351
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1352
	if (HAS_PCH_SPLIT(dev))
1353
		ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1354
					    DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1355
	else if (INTEL_INFO(dev)->gen >= 4)
1356 1357
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1358
	else
1359 1360
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1361
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1362 1363 1364
	return 0;
}

1365 1366 1367 1368
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
1369 1370
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1371
	unsigned long irqflags;
1372

1373
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1374
	if (HAS_PCH_SPLIT(dev))
1375
		ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1376 1377 1378 1379 1380
					     DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
	else
		i915_disable_pipestat(dev_priv, pipe,
				      PIPE_VBLANK_INTERRUPT_ENABLE |
				      PIPE_START_VBLANK_INTERRUPT_ENABLE);
1381
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1382 1383
}

J
Jesse Barnes 已提交
1384 1385 1386
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1387

1388
	if (!HAS_PCH_SPLIT(dev))
1389
		intel_opregion_enable_asle(dev);
J
Jesse Barnes 已提交
1390 1391 1392 1393
	dev_priv->irq_enabled = 1;
}


1394 1395
/* Set the vblank monitor pipe
 */
1396 1397
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1398 1399 1400 1401
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
1402
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1403
		return -EINVAL;
1404 1405
	}

1406
	return 0;
1407 1408
}

1409 1410
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1411 1412
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1413
	drm_i915_vblank_pipe_t *pipe = data;
1414 1415

	if (!dev_priv) {
1416
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1417
		return -EINVAL;
1418 1419
	}

1420
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1421

1422 1423 1424
	return 0;
}

1425 1426 1427
/**
 * Schedule buffer swap at given vertical blank.
 */
1428 1429
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
1430
{
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
1444
	 */
1445
	return -EINVAL;
1446 1447
}

1448 1449
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
1450
{
1451 1452 1453 1454 1455 1456 1457 1458 1459
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
{
	if (list_empty(&ring->request_list) ||
	    i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
		/* Issue a wake-up to catch stuck h/w. */
1460
		if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1461 1462
			DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
				  ring->name,
1463
				  ring->waiting_seqno,
1464 1465 1466 1467 1468 1469 1470
				  ring->get_seqno(ring));
			wake_up_all(&ring->irq_queue);
			*err = true;
		}
		return true;
	}
	return false;
B
Ben Gamari 已提交
1471 1472
}

1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
static bool kick_ring(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT) {
		DRM_ERROR("Kicking stuck wait on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
	if (IS_GEN6(dev) &&
	    (tmp & RING_WAIT_SEMAPHORE)) {
		DRM_ERROR("Kicking stuck semaphore on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
	return false;
}

B
Ben Gamari 已提交
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
1504
	uint32_t acthd, instdone, instdone1;
1505 1506 1507
	bool err = false;

	/* If all work is done then ACTHD clearly hasn't advanced. */
1508 1509 1510
	if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
	    i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
	    i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
1511 1512 1513 1514 1515
		dev_priv->hangcheck_count = 0;
		if (err)
			goto repeat;
		return;
	}
1516

1517
	if (INTEL_INFO(dev)->gen < 4) {
B
Ben Gamari 已提交
1518
		acthd = I915_READ(ACTHD);
1519 1520 1521
		instdone = I915_READ(INSTDONE);
		instdone1 = 0;
	} else {
B
Ben Gamari 已提交
1522
		acthd = I915_READ(ACTHD_I965);
1523 1524 1525
		instdone = I915_READ(INSTDONE_I965);
		instdone1 = I915_READ(INSTDONE1);
	}
B
Ben Gamari 已提交
1526

1527 1528 1529 1530 1531
	if (dev_priv->last_acthd == acthd &&
	    dev_priv->last_instdone == instdone &&
	    dev_priv->last_instdone1 == instdone1) {
		if (dev_priv->hangcheck_count++ > 1) {
			DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1532 1533 1534 1535 1536 1537 1538

			if (!IS_GEN2(dev)) {
				/* Is the chip hanging on a WAIT_FOR_EVENT?
				 * If so we can simply poke the RB_WAIT bit
				 * and break the hang. This should work on
				 * all but the second generation chipsets.
				 */
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548

				if (kick_ring(&dev_priv->ring[RCS]))
					goto repeat;

				if (HAS_BSD(dev) &&
				    kick_ring(&dev_priv->ring[VCS]))
					goto repeat;

				if (HAS_BLT(dev) &&
				    kick_ring(&dev_priv->ring[BCS]))
1549
					goto repeat;
1550 1551
			}

1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
			i915_handle_error(dev, true);
			return;
		}
	} else {
		dev_priv->hangcheck_count = 0;

		dev_priv->last_acthd = acthd;
		dev_priv->last_instdone = instdone;
		dev_priv->last_instdone1 = instdone1;
	}
B
Ben Gamari 已提交
1562

1563
repeat:
B
Ben Gamari 已提交
1564
	/* Reset timer case chip hangs without another request being added */
1565 1566
	mod_timer(&dev_priv->hangcheck_timer,
		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
B
Ben Gamari 已提交
1567 1568
}

L
Linus Torvalds 已提交
1569 1570
/* drm_dma.h hooks
*/
1571
static void ironlake_irq_preinstall(struct drm_device *dev)
1572 1573 1574 1575 1576 1577 1578 1579 1580
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
1581
	POSTING_READ(DEIER);
1582 1583 1584 1585

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
1586
	POSTING_READ(GTIER);
1587 1588 1589 1590

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
1591
	POSTING_READ(SDEIER);
1592 1593
}

1594
static int ironlake_irq_postinstall(struct drm_device *dev)
1595 1596 1597
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1598 1599
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1600
	u32 render_irqs;
1601
	u32 hotplug_mask;
1602

1603
	dev_priv->irq_mask = ~display_mask;
1604 1605 1606

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
1607 1608
	I915_WRITE(DEIMR, dev_priv->irq_mask);
	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
1609
	POSTING_READ(DEIER);
1610

1611
	dev_priv->gt_irq_mask = ~0;
1612 1613

	I915_WRITE(GTIIR, I915_READ(GTIIR));
1614
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1615

1616 1617 1618 1619 1620 1621 1622
	if (IS_GEN6(dev))
		render_irqs =
			GT_USER_INTERRUPT |
			GT_GEN6_BSD_USER_INTERRUPT |
			GT_BLT_USER_INTERRUPT;
	else
		render_irqs =
1623
			GT_USER_INTERRUPT |
1624
			GT_PIPE_NOTIFY |
1625 1626
			GT_BSD_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
1627
	POSTING_READ(GTIER);
1628

1629 1630 1631 1632 1633 1634
	if (HAS_PCH_CPT(dev)) {
		hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT  |
			       SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
	} else {
		hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
			       SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1635 1636 1637
		hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
		I915_WRITE(FDI_RXA_IMR, 0);
		I915_WRITE(FDI_RXB_IMR, 0);
1638 1639
	}

1640
	dev_priv->pch_irq_mask = ~hotplug_mask;
1641 1642

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1643 1644
	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
	I915_WRITE(SDEIER, hotplug_mask);
1645
	POSTING_READ(SDEIER);
1646

1647 1648 1649 1650 1651 1652 1653
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

1654 1655 1656
	return 0;
}

1657
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1658 1659 1660
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
1661 1662
	atomic_set(&dev_priv->irq_received, 0);

1663
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1664
	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1665

1666
	if (HAS_PCH_SPLIT(dev)) {
1667
		ironlake_irq_preinstall(dev);
1668 1669 1670
		return;
	}

1671 1672 1673 1674 1675
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1676
	I915_WRITE(HWSTAM, 0xeffe);
1677 1678
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1679
	I915_WRITE(IMR, 0xffffffff);
1680
	I915_WRITE(IER, 0x0);
1681
	POSTING_READ(IER);
L
Linus Torvalds 已提交
1682 1683
}

1684 1685 1686 1687
/*
 * Must be called after intel_modeset_init or hotplug interrupts won't be
 * enabled correctly.
 */
1688
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
1689 1690
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1691
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1692
	u32 error_mask;
1693

1694
	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1695
	if (HAS_BSD(dev))
1696
		DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1697
	if (HAS_BLT(dev))
1698
		DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1699

1700 1701
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

1702
	if (HAS_PCH_SPLIT(dev))
1703
		return ironlake_irq_postinstall(dev);
1704

1705
	/* Unmask the interrupts that we always want on. */
1706
	dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
1707 1708 1709 1710

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

1711 1712 1713 1714
	if (I915_HAS_HOTPLUG(dev)) {
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
1715
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
1716 1717
	}

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

1733
	I915_WRITE(IMR, dev_priv->irq_mask);
1734
	I915_WRITE(IER, enable_mask);
1735
	POSTING_READ(IER);
1736

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

		/* Note HDMI and DP share bits */
		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1751
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1752
			hotplug_en |= CRT_HOTPLUG_INT_EN;
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762

			/* Programming the CRT detection parameters tends
			   to generate a spurious hotplug event about three
			   seconds later.  So just do it once.
			*/
			if (IS_G4X(dev))
				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
		}

1763 1764 1765 1766 1767
		/* Ignore TV since it's buggy */

		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}

1768
	intel_opregion_enable_asle(dev);
1769 1770

	return 0;
L
Linus Torvalds 已提交
1771 1772
}

1773
static void ironlake_irq_uninstall(struct drm_device *dev)
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

1787
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1788 1789
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1790

L
Linus Torvalds 已提交
1791 1792 1793
	if (!dev_priv)
		return;

1794 1795
	dev_priv->vblank_pipe = 0;

1796
	if (HAS_PCH_SPLIT(dev)) {
1797
		ironlake_irq_uninstall(dev);
1798 1799 1800
		return;
	}

1801 1802 1803 1804 1805
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1806
	I915_WRITE(HWSTAM, 0xffffffff);
1807 1808
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1809
	I915_WRITE(IMR, 0xffffffff);
1810
	I915_WRITE(IER, 0x0);
1811

1812 1813 1814
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
1815
}