w5100.c 31.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Ethernet driver for the WIZnet W5100 chip.
 *
 * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
 * Copyright (C) 2012 Mike Sinkovsky <msink@permonline.ru>
 *
 * Licensed under the GPL-2 or later.
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/platform_device.h>
#include <linux/platform_data/wiznet.h>
#include <linux/ethtool.h>
#include <linux/skbuff.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/io.h>
#include <linux/ioport.h>
#include <linux/interrupt.h>
26
#include <linux/irq.h>
27 28
#include <linux/gpio.h>

29 30
#include "w5100.h"

31 32 33 34 35 36 37 38 39
#define DRV_NAME	"w5100"
#define DRV_VERSION	"2012-04-04"

MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
MODULE_AUTHOR("Mike Sinkovsky <msink@permonline.ru>");
MODULE_ALIAS("platform:"DRV_NAME);
MODULE_LICENSE("GPL");

/*
A
Akinobu Mita 已提交
40
 * W5100/W5200/W5500 common registers
41 42 43 44 45 46 47 48 49 50 51
 */
#define W5100_COMMON_REGS	0x0000
#define W5100_MR		0x0000 /* Mode Register */
#define   MR_RST		  0x80 /* S/W reset */
#define   MR_PB			  0x10 /* Ping block */
#define   MR_AI			  0x02 /* Address Auto-Increment */
#define   MR_IND		  0x01 /* Indirect mode */
#define W5100_SHAR		0x0009 /* Source MAC address */
#define W5100_IR		0x0015 /* Interrupt Register */
#define W5100_COMMON_REGS_LEN	0x0040

A
Akinobu Mita 已提交
52 53 54 55 56 57 58 59 60 61
#define W5100_Sn_MR		0x0000 /* Sn Mode Register */
#define W5100_Sn_CR		0x0001 /* Sn Command Register */
#define W5100_Sn_IR		0x0002 /* Sn Interrupt Register */
#define W5100_Sn_SR		0x0003 /* Sn Status Register */
#define W5100_Sn_TX_FSR		0x0020 /* Sn Transmit free memory size */
#define W5100_Sn_TX_RD		0x0022 /* Sn Transmit memory read pointer */
#define W5100_Sn_TX_WR		0x0024 /* Sn Transmit memory write pointer */
#define W5100_Sn_RX_RSR		0x0026 /* Sn Receive free memory size */
#define W5100_Sn_RX_RD		0x0028 /* Sn Receive memory read pointer */

A
Akinobu Mita 已提交
62
#define S0_REGS(priv)		((priv)->s0_regs)
A
Akinobu Mita 已提交
63 64

#define W5100_S0_MR(priv)	(S0_REGS(priv) + W5100_Sn_MR)
65 66 67
#define   S0_MR_MACRAW		  0x04 /* MAC RAW mode */
#define   S0_MR_MF		  0x40 /* MAC Filter for W5100 and W5200 */
#define   W5500_S0_MR_MF	  0x80 /* MAC Filter for W5500 */
A
Akinobu Mita 已提交
68
#define W5100_S0_CR(priv)	(S0_REGS(priv) + W5100_Sn_CR)
69 70 71 72
#define   S0_CR_OPEN		  0x01 /* OPEN command */
#define   S0_CR_CLOSE		  0x10 /* CLOSE command */
#define   S0_CR_SEND		  0x20 /* SEND command */
#define   S0_CR_RECV		  0x40 /* RECV command */
A
Akinobu Mita 已提交
73
#define W5100_S0_IR(priv)	(S0_REGS(priv) + W5100_Sn_IR)
74 75
#define   S0_IR_SENDOK		  0x10 /* complete sending */
#define   S0_IR_RECV		  0x04 /* receiving data */
A
Akinobu Mita 已提交
76
#define W5100_S0_SR(priv)	(S0_REGS(priv) + W5100_Sn_SR)
77
#define   S0_SR_MACRAW		  0x42 /* mac raw mode */
A
Akinobu Mita 已提交
78 79 80 81 82 83
#define W5100_S0_TX_FSR(priv)	(S0_REGS(priv) + W5100_Sn_TX_FSR)
#define W5100_S0_TX_RD(priv)	(S0_REGS(priv) + W5100_Sn_TX_RD)
#define W5100_S0_TX_WR(priv)	(S0_REGS(priv) + W5100_Sn_TX_WR)
#define W5100_S0_RX_RSR(priv)	(S0_REGS(priv) + W5100_Sn_RX_RSR)
#define W5100_S0_RX_RD(priv)	(S0_REGS(priv) + W5100_Sn_RX_RD)

84 85
#define W5100_S0_REGS_LEN	0x0040

A
Akinobu Mita 已提交
86
/*
A
Akinobu Mita 已提交
87 88 89 90 91 92 93 94 95
 * W5100 and W5200 common registers
 */
#define W5100_IMR		0x0016 /* Interrupt Mask Register */
#define   IR_S0			  0x01 /* S0 interrupt */
#define W5100_RTR		0x0017 /* Retry Time-value Register */
#define   RTR_DEFAULT		  2000 /* =0x07d0 (2000) */

/*
 * W5100 specific register and memory
A
Akinobu Mita 已提交
96 97 98 99 100 101
 */
#define W5100_RMSR		0x001a /* Receive Memory Size */
#define W5100_TMSR		0x001b /* Transmit Memory Size */

#define W5100_S0_REGS		0x0400

102
#define W5100_TX_MEM_START	0x4000
103
#define W5100_TX_MEM_SIZE	0x2000
104
#define W5100_RX_MEM_START	0x6000
105
#define W5100_RX_MEM_SIZE	0x2000
106

A
Akinobu Mita 已提交
107
/*
A
Akinobu Mita 已提交
108
 * W5200 specific register and memory
A
Akinobu Mita 已提交
109 110 111 112 113 114 115 116 117 118 119
 */
#define W5200_S0_REGS		0x4000

#define W5200_Sn_RXMEM_SIZE(n)	(0x401e + (n) * 0x0100) /* Sn RX Memory Size */
#define W5200_Sn_TXMEM_SIZE(n)	(0x401f + (n) * 0x0100) /* Sn TX Memory Size */

#define W5200_TX_MEM_START	0x8000
#define W5200_TX_MEM_SIZE	0x4000
#define W5200_RX_MEM_START	0xc000
#define W5200_RX_MEM_SIZE	0x4000

A
Akinobu Mita 已提交
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
/*
 * W5500 specific register and memory
 *
 * W5500 register and memory are organized by multiple blocks.  Each one is
 * selected by 16bits offset address and 5bits block select bits.  So we
 * encode it into 32bits address. (lower 16bits is offset address and
 * upper 16bits is block select bits)
 */
#define W5500_SIMR		0x0018 /* Socket Interrupt Mask Register */
#define W5500_RTR		0x0019 /* Retry Time-value Register */

#define W5500_S0_REGS		0x10000

#define W5500_Sn_RXMEM_SIZE(n)	\
		(0x1001e + (n) * 0x40000) /* Sn RX Memory Size */
#define W5500_Sn_TXMEM_SIZE(n)	\
		(0x1001f + (n) * 0x40000) /* Sn TX Memory Size */

#define W5500_TX_MEM_START	0x20000
#define W5500_TX_MEM_SIZE	0x04000
#define W5500_RX_MEM_START	0x30000
#define W5500_RX_MEM_SIZE	0x04000

143 144 145
/*
 * Device driver private data structure
 */
146

147
struct w5100_priv {
148
	const struct w5100_ops *ops;
A
Akinobu Mita 已提交
149 150 151 152 153 154 155 156 157 158

	/* Socket 0 register offset address */
	u32 s0_regs;
	/* Socket 0 TX buffer offset address and size */
	u32 s0_tx_buf;
	u16 s0_tx_buf_size;
	/* Socket 0 RX buffer offset address and size */
	u32 s0_rx_buf;
	u16 s0_rx_buf_size;

159 160 161 162 163 164 165 166
	int irq;
	int link_irq;
	int link_gpio;

	struct napi_struct napi;
	struct net_device *ndev;
	bool promisc;
	u32 msg_enable;
167 168 169 170 171 172 173

	struct workqueue_struct *xfer_wq;
	struct work_struct rx_work;
	struct sk_buff *tx_skb;
	struct work_struct tx_work;
	struct work_struct setrx_work;
	struct work_struct restart_work;
174 175 176 177 178 179 180 181
};

/************************************************************************
 *
 *  Lowlevel I/O functions
 *
 ***********************************************************************/

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
struct w5100_mmio_priv {
	void __iomem *base;
	/* Serialize access in indirect address mode */
	spinlock_t reg_lock;
};

static inline struct w5100_mmio_priv *w5100_mmio_priv(struct net_device *dev)
{
	return w5100_ops_priv(dev);
}

static inline void __iomem *w5100_mmio(struct net_device *ndev)
{
	struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);

	return mmio_priv->base;
}

200 201 202 203 204 205
/*
 * In direct address mode host system can directly access W5100 registers
 * after mapping to Memory-Mapped I/O space.
 *
 * 0x8000 bytes are required for memory space.
 */
A
Akinobu Mita 已提交
206
static inline int w5100_read_direct(struct net_device *ndev, u32 addr)
207
{
208
	return ioread8(w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
209 210
}

A
Akinobu Mita 已提交
211
static inline int __w5100_write_direct(struct net_device *ndev, u32 addr,
212
				       u8 data)
213
{
214 215 216
	iowrite8(data, w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));

	return 0;
217 218
}

A
Akinobu Mita 已提交
219
static inline int w5100_write_direct(struct net_device *ndev, u32 addr, u8 data)
220
{
221
	__w5100_write_direct(ndev, addr, data);
222
	mmiowb();
223 224

	return 0;
225 226
}

A
Akinobu Mita 已提交
227
static int w5100_read16_direct(struct net_device *ndev, u32 addr)
228 229
{
	u16 data;
230 231
	data  = w5100_read_direct(ndev, addr) << 8;
	data |= w5100_read_direct(ndev, addr + 1);
232 233 234
	return data;
}

A
Akinobu Mita 已提交
235
static int w5100_write16_direct(struct net_device *ndev, u32 addr, u16 data)
236
{
237 238
	__w5100_write_direct(ndev, addr, data >> 8);
	__w5100_write_direct(ndev, addr + 1, data);
239
	mmiowb();
240 241

	return 0;
242 243
}

A
Akinobu Mita 已提交
244
static int w5100_readbulk_direct(struct net_device *ndev, u32 addr, u8 *buf,
245
				 int len)
246 247 248
{
	int i;

249 250 251 252
	for (i = 0; i < len; i++, addr++)
		*buf++ = w5100_read_direct(ndev, addr);

	return 0;
253 254
}

A
Akinobu Mita 已提交
255
static int w5100_writebulk_direct(struct net_device *ndev, u32 addr,
256
				  const u8 *buf, int len)
257 258 259
{
	int i;

260 261 262
	for (i = 0; i < len; i++, addr++)
		__w5100_write_direct(ndev, addr, *buf++);

263
	mmiowb();
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284

	return 0;
}

static int w5100_mmio_init(struct net_device *ndev)
{
	struct platform_device *pdev = to_platform_device(ndev->dev.parent);
	struct w5100_priv *priv = netdev_priv(ndev);
	struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
	struct resource *mem;

	spin_lock_init(&mmio_priv->reg_lock);

	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	mmio_priv->base = devm_ioremap_resource(&pdev->dev, mem);
	if (IS_ERR(mmio_priv->base))
		return PTR_ERR(mmio_priv->base);

	netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, priv->irq);

	return 0;
285 286
}

287
static const struct w5100_ops w5100_mmio_direct_ops = {
A
Akinobu Mita 已提交
288
	.chip_id = W5100,
289 290 291 292 293 294 295 296 297
	.read = w5100_read_direct,
	.write = w5100_write_direct,
	.read16 = w5100_read16_direct,
	.write16 = w5100_write16_direct,
	.readbulk = w5100_readbulk_direct,
	.writebulk = w5100_writebulk_direct,
	.init = w5100_mmio_init,
};

298 299 300 301 302 303 304 305 306 307 308
/*
 * In indirect address mode host system indirectly accesses registers by
 * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
 * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
 * Mode Register (MR) is directly accessible.
 *
 * Only 0x04 bytes are required for memory space.
 */
#define W5100_IDM_AR		0x01   /* Indirect Mode Address Register */
#define W5100_IDM_DR		0x03   /* Indirect Mode Data Register */

A
Akinobu Mita 已提交
309
static int w5100_read_indirect(struct net_device *ndev, u32 addr)
310
{
311
	struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
312 313 314
	unsigned long flags;
	u8 data;

315 316 317 318
	spin_lock_irqsave(&mmio_priv->reg_lock, flags);
	w5100_write16_direct(ndev, W5100_IDM_AR, addr);
	data = w5100_read_direct(ndev, W5100_IDM_DR);
	spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
319 320 321 322

	return data;
}

A
Akinobu Mita 已提交
323
static int w5100_write_indirect(struct net_device *ndev, u32 addr, u8 data)
324
{
325
	struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
326 327
	unsigned long flags;

328 329 330 331 332 333
	spin_lock_irqsave(&mmio_priv->reg_lock, flags);
	w5100_write16_direct(ndev, W5100_IDM_AR, addr);
	w5100_write_direct(ndev, W5100_IDM_DR, data);
	spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);

	return 0;
334 335
}

A
Akinobu Mita 已提交
336
static int w5100_read16_indirect(struct net_device *ndev, u32 addr)
337
{
338
	struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
339 340 341
	unsigned long flags;
	u16 data;

342 343 344 345 346
	spin_lock_irqsave(&mmio_priv->reg_lock, flags);
	w5100_write16_direct(ndev, W5100_IDM_AR, addr);
	data  = w5100_read_direct(ndev, W5100_IDM_DR) << 8;
	data |= w5100_read_direct(ndev, W5100_IDM_DR);
	spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
347 348 349 350

	return data;
}

A
Akinobu Mita 已提交
351
static int w5100_write16_indirect(struct net_device *ndev, u32 addr, u16 data)
352
{
353
	struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
354 355
	unsigned long flags;

356 357 358 359 360 361 362
	spin_lock_irqsave(&mmio_priv->reg_lock, flags);
	w5100_write16_direct(ndev, W5100_IDM_AR, addr);
	__w5100_write_direct(ndev, W5100_IDM_DR, data >> 8);
	w5100_write_direct(ndev, W5100_IDM_DR, data);
	spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);

	return 0;
363 364
}

A
Akinobu Mita 已提交
365
static int w5100_readbulk_indirect(struct net_device *ndev, u32 addr, u8 *buf,
366
				   int len)
367
{
368
	struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
369 370 371
	unsigned long flags;
	int i;

372 373 374 375 376
	spin_lock_irqsave(&mmio_priv->reg_lock, flags);
	w5100_write16_direct(ndev, W5100_IDM_AR, addr);

	for (i = 0; i < len; i++)
		*buf++ = w5100_read_direct(ndev, W5100_IDM_DR);
377 378

	mmiowb();
379 380 381
	spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);

	return 0;
382 383
}

A
Akinobu Mita 已提交
384
static int w5100_writebulk_indirect(struct net_device *ndev, u32 addr,
385
				    const u8 *buf, int len)
386
{
387
	struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
388 389 390
	unsigned long flags;
	int i;

391 392 393 394 395
	spin_lock_irqsave(&mmio_priv->reg_lock, flags);
	w5100_write16_direct(ndev, W5100_IDM_AR, addr);

	for (i = 0; i < len; i++)
		__w5100_write_direct(ndev, W5100_IDM_DR, *buf++);
396 397

	mmiowb();
398 399 400 401 402 403 404 405 406 407 408 409
	spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);

	return 0;
}

static int w5100_reset_indirect(struct net_device *ndev)
{
	w5100_write_direct(ndev, W5100_MR, MR_RST);
	mdelay(5);
	w5100_write_direct(ndev, W5100_MR, MR_PB | MR_AI | MR_IND);

	return 0;
410 411
}

412
static const struct w5100_ops w5100_mmio_indirect_ops = {
A
Akinobu Mita 已提交
413
	.chip_id = W5100,
414 415 416 417 418 419 420 421 422 423
	.read = w5100_read_indirect,
	.write = w5100_write_indirect,
	.read16 = w5100_read16_indirect,
	.write16 = w5100_write16_indirect,
	.readbulk = w5100_readbulk_indirect,
	.writebulk = w5100_writebulk_indirect,
	.init = w5100_mmio_init,
	.reset = w5100_reset_indirect,
};

424
#if defined(CONFIG_WIZNET_BUS_DIRECT)
425

A
Akinobu Mita 已提交
426
static int w5100_read(struct w5100_priv *priv, u32 addr)
427 428 429 430
{
	return w5100_read_direct(priv->ndev, addr);
}

A
Akinobu Mita 已提交
431
static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
432 433 434 435
{
	return w5100_write_direct(priv->ndev, addr, data);
}

A
Akinobu Mita 已提交
436
static int w5100_read16(struct w5100_priv *priv, u32 addr)
437 438 439 440
{
	return w5100_read16_direct(priv->ndev, addr);
}

A
Akinobu Mita 已提交
441
static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
442 443 444 445
{
	return w5100_write16_direct(priv->ndev, addr, data);
}

A
Akinobu Mita 已提交
446
static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
447 448 449 450
{
	return w5100_readbulk_direct(priv->ndev, addr, buf, len);
}

A
Akinobu Mita 已提交
451
static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
452 453 454 455
			   int len)
{
	return w5100_writebulk_direct(priv->ndev, addr, buf, len);
}
456 457

#elif defined(CONFIG_WIZNET_BUS_INDIRECT)
458

A
Akinobu Mita 已提交
459
static int w5100_read(struct w5100_priv *priv, u32 addr)
460 461 462 463
{
	return w5100_read_indirect(priv->ndev, addr);
}

A
Akinobu Mita 已提交
464
static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
465 466 467 468
{
	return w5100_write_indirect(priv->ndev, addr, data);
}

A
Akinobu Mita 已提交
469
static int w5100_read16(struct w5100_priv *priv, u32 addr)
470 471 472 473
{
	return w5100_read16_indirect(priv->ndev, addr);
}

A
Akinobu Mita 已提交
474
static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
475 476 477 478
{
	return w5100_write16_indirect(priv->ndev, addr, data);
}

A
Akinobu Mita 已提交
479
static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
480 481 482 483
{
	return w5100_readbulk_indirect(priv->ndev, addr, buf, len);
}

A
Akinobu Mita 已提交
484
static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
485 486 487 488
			   int len)
{
	return w5100_writebulk_indirect(priv->ndev, addr, buf, len);
}
489 490

#else /* CONFIG_WIZNET_BUS_ANY */
491

A
Akinobu Mita 已提交
492
static int w5100_read(struct w5100_priv *priv, u32 addr)
493 494 495 496
{
	return priv->ops->read(priv->ndev, addr);
}

A
Akinobu Mita 已提交
497
static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
498 499 500 501
{
	return priv->ops->write(priv->ndev, addr, data);
}

A
Akinobu Mita 已提交
502
static int w5100_read16(struct w5100_priv *priv, u32 addr)
503 504 505 506
{
	return priv->ops->read16(priv->ndev, addr);
}

A
Akinobu Mita 已提交
507
static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
508 509 510 511
{
	return priv->ops->write16(priv->ndev, addr, data);
}

A
Akinobu Mita 已提交
512
static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
513 514 515 516
{
	return priv->ops->readbulk(priv->ndev, addr, buf, len);
}

A
Akinobu Mita 已提交
517
static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
518 519 520 521 522
			   int len)
{
	return priv->ops->writebulk(priv->ndev, addr, buf, len);
}

523 524
#endif

525 526
static int w5100_readbuf(struct w5100_priv *priv, u16 offset, u8 *buf, int len)
{
A
Akinobu Mita 已提交
527
	u32 addr;
528 529
	int remain = 0;
	int ret;
A
Akinobu Mita 已提交
530 531
	const u32 mem_start = priv->s0_rx_buf;
	const u16 mem_size = priv->s0_rx_buf_size;
532

A
Akinobu Mita 已提交
533 534
	offset %= mem_size;
	addr = mem_start + offset;
535

A
Akinobu Mita 已提交
536 537 538
	if (offset + len > mem_size) {
		remain = (offset + len) % mem_size;
		len = mem_size - offset;
539 540 541 542 543 544
	}

	ret = w5100_readbulk(priv, addr, buf, len);
	if (ret || !remain)
		return ret;

A
Akinobu Mita 已提交
545
	return w5100_readbulk(priv, mem_start, buf + len, remain);
546 547 548 549 550
}

static int w5100_writebuf(struct w5100_priv *priv, u16 offset, const u8 *buf,
			  int len)
{
A
Akinobu Mita 已提交
551
	u32 addr;
552 553
	int ret;
	int remain = 0;
A
Akinobu Mita 已提交
554 555
	const u32 mem_start = priv->s0_tx_buf;
	const u16 mem_size = priv->s0_tx_buf_size;
556

A
Akinobu Mita 已提交
557 558
	offset %= mem_size;
	addr = mem_start + offset;
559

A
Akinobu Mita 已提交
560 561 562
	if (offset + len > mem_size) {
		remain = (offset + len) % mem_size;
		len = mem_size - offset;
563 564 565 566 567 568
	}

	ret = w5100_writebulk(priv, addr, buf, len);
	if (ret || !remain)
		return ret;

A
Akinobu Mita 已提交
569
	return w5100_writebulk(priv, mem_start, buf + len, remain);
570 571 572 573 574 575 576 577 578 579 580 581 582 583
}

static int w5100_reset(struct w5100_priv *priv)
{
	if (priv->ops->reset)
		return priv->ops->reset(priv->ndev);

	w5100_write(priv, W5100_MR, MR_RST);
	mdelay(5);
	w5100_write(priv, W5100_MR, MR_PB);

	return 0;
}

584 585
static int w5100_command(struct w5100_priv *priv, u16 cmd)
{
586
	unsigned long timeout;
587

A
Akinobu Mita 已提交
588
	w5100_write(priv, W5100_S0_CR(priv), cmd);
589

590 591
	timeout = jiffies + msecs_to_jiffies(100);

A
Akinobu Mita 已提交
592
	while (w5100_read(priv, W5100_S0_CR(priv)) != 0) {
593 594 595 596 597 598 599 600 601 602 603 604
		if (time_after(jiffies, timeout))
			return -EIO;
		cpu_relax();
	}

	return 0;
}

static void w5100_write_macaddr(struct w5100_priv *priv)
{
	struct net_device *ndev = priv->ndev;

605
	w5100_writebulk(priv, W5100_SHAR, ndev->dev_addr, ETH_ALEN);
606 607
}

A
Akinobu Mita 已提交
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
static void w5100_socket_intr_mask(struct w5100_priv *priv, u8 mask)
{
	u32 imr;

	if (priv->ops->chip_id == W5500)
		imr = W5500_SIMR;
	else
		imr = W5100_IMR;

	w5100_write(priv, imr, mask);
}

static void w5100_enable_intr(struct w5100_priv *priv)
{
	w5100_socket_intr_mask(priv, IR_S0);
}

static void w5100_disable_intr(struct w5100_priv *priv)
{
	w5100_socket_intr_mask(priv, 0);
}

A
Akinobu Mita 已提交
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
static void w5100_memory_configure(struct w5100_priv *priv)
{
	/* Configure 16K of internal memory
	 * as 8K RX buffer and 8K TX buffer
	 */
	w5100_write(priv, W5100_RMSR, 0x03);
	w5100_write(priv, W5100_TMSR, 0x03);
}

static void w5200_memory_configure(struct w5100_priv *priv)
{
	int i;

	/* Configure internal RX memory as 16K RX buffer and
	 * internal TX memory as 16K TX buffer
	 */
	w5100_write(priv, W5200_Sn_RXMEM_SIZE(0), 0x10);
	w5100_write(priv, W5200_Sn_TXMEM_SIZE(0), 0x10);

	for (i = 1; i < 8; i++) {
		w5100_write(priv, W5200_Sn_RXMEM_SIZE(i), 0);
		w5100_write(priv, W5200_Sn_TXMEM_SIZE(i), 0);
	}
}

A
Akinobu Mita 已提交
655
static void w5500_memory_configure(struct w5100_priv *priv)
656
{
A
Akinobu Mita 已提交
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
	int i;

	/* Configure internal RX memory as 16K RX buffer and
	 * internal TX memory as 16K TX buffer
	 */
	w5100_write(priv, W5500_Sn_RXMEM_SIZE(0), 0x10);
	w5100_write(priv, W5500_Sn_TXMEM_SIZE(0), 0x10);

	for (i = 1; i < 8; i++) {
		w5100_write(priv, W5500_Sn_RXMEM_SIZE(i), 0);
		w5100_write(priv, W5500_Sn_TXMEM_SIZE(i), 0);
	}
}

static int w5100_hw_reset(struct w5100_priv *priv)
{
	u32 rtr;

675 676
	w5100_reset(priv);

A
Akinobu Mita 已提交
677
	w5100_disable_intr(priv);
678 679
	w5100_write_macaddr(priv);

A
Akinobu Mita 已提交
680 681
	switch (priv->ops->chip_id) {
	case W5100:
A
Akinobu Mita 已提交
682
		w5100_memory_configure(priv);
A
Akinobu Mita 已提交
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
		rtr = W5100_RTR;
		break;
	case W5200:
		w5200_memory_configure(priv);
		rtr = W5100_RTR;
		break;
	case W5500:
		w5500_memory_configure(priv);
		rtr = W5500_RTR;
		break;
	default:
		return -EINVAL;
	}

	if (w5100_read16(priv, rtr) != RTR_DEFAULT)
		return -ENODEV;

	return 0;
701 702 703 704
}

static void w5100_hw_start(struct w5100_priv *priv)
{
705 706 707 708 709 710 711 712 713 714
	u8 mode = S0_MR_MACRAW;

	if (!priv->promisc) {
		if (priv->ops->chip_id == W5500)
			mode |= W5500_S0_MR_MF;
		else
			mode |= S0_MR_MF;
	}

	w5100_write(priv, W5100_S0_MR(priv), mode);
715
	w5100_command(priv, S0_CR_OPEN);
A
Akinobu Mita 已提交
716
	w5100_enable_intr(priv);
717 718 719 720
}

static void w5100_hw_close(struct w5100_priv *priv)
{
A
Akinobu Mita 已提交
721
	w5100_disable_intr(priv);
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
	w5100_command(priv, S0_CR_CLOSE);
}

/***********************************************************************
 *
 *   Device driver functions / callbacks
 *
 ***********************************************************************/

static void w5100_get_drvinfo(struct net_device *ndev,
			      struct ethtool_drvinfo *info)
{
	strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, dev_name(ndev->dev.parent),
		sizeof(info->bus_info));
}

static u32 w5100_get_link(struct net_device *ndev)
{
	struct w5100_priv *priv = netdev_priv(ndev);

	if (gpio_is_valid(priv->link_gpio))
		return !!gpio_get_value(priv->link_gpio);

	return 1;
}

static u32 w5100_get_msglevel(struct net_device *ndev)
{
	struct w5100_priv *priv = netdev_priv(ndev);

	return priv->msg_enable;
}

static void w5100_set_msglevel(struct net_device *ndev, u32 value)
{
	struct w5100_priv *priv = netdev_priv(ndev);

	priv->msg_enable = value;
}

static int w5100_get_regs_len(struct net_device *ndev)
{
	return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
}

static void w5100_get_regs(struct net_device *ndev,
770
			   struct ethtool_regs *regs, void *buf)
771 772 773 774
{
	struct w5100_priv *priv = netdev_priv(ndev);

	regs->version = 1;
775 776
	w5100_readbulk(priv, W5100_COMMON_REGS, buf, W5100_COMMON_REGS_LEN);
	buf += W5100_COMMON_REGS_LEN;
A
Akinobu Mita 已提交
777
	w5100_readbulk(priv, S0_REGS(priv), buf, W5100_S0_REGS_LEN);
778 779
}

780
static void w5100_restart(struct net_device *ndev)
781 782 783 784 785 786 787
{
	struct w5100_priv *priv = netdev_priv(ndev);

	netif_stop_queue(ndev);
	w5100_hw_reset(priv);
	w5100_hw_start(priv);
	ndev->stats.tx_errors++;
788
	netif_trans_update(ndev);
789 790 791
	netif_wake_queue(ndev);
}

792 793 794 795 796 797 798 799 800
static void w5100_restart_work(struct work_struct *work)
{
	struct w5100_priv *priv = container_of(work, struct w5100_priv,
					       restart_work);

	w5100_restart(priv->ndev);
}

static void w5100_tx_timeout(struct net_device *ndev)
801 802 803
{
	struct w5100_priv *priv = netdev_priv(ndev);

804 805 806 807 808 809 810 811 812 813
	if (priv->ops->may_sleep)
		schedule_work(&priv->restart_work);
	else
		w5100_restart(ndev);
}

static void w5100_tx_skb(struct net_device *ndev, struct sk_buff *skb)
{
	struct w5100_priv *priv = netdev_priv(ndev);
	u16 offset;
814

A
Akinobu Mita 已提交
815
	offset = w5100_read16(priv, W5100_S0_TX_WR(priv));
816
	w5100_writebuf(priv, offset, skb->data, skb->len);
A
Akinobu Mita 已提交
817
	w5100_write16(priv, W5100_S0_TX_WR(priv), offset + skb->len);
818 819 820 821 822
	ndev->stats.tx_bytes += skb->len;
	ndev->stats.tx_packets++;
	dev_kfree_skb(skb);

	w5100_command(priv, S0_CR_SEND);
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
}

static void w5100_tx_work(struct work_struct *work)
{
	struct w5100_priv *priv = container_of(work, struct w5100_priv,
					       tx_work);
	struct sk_buff *skb = priv->tx_skb;

	priv->tx_skb = NULL;

	if (WARN_ON(!skb))
		return;
	w5100_tx_skb(priv->ndev, skb);
}

static int w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
{
	struct w5100_priv *priv = netdev_priv(ndev);

	netif_stop_queue(ndev);

	if (priv->ops->may_sleep) {
		WARN_ON(priv->tx_skb);
		priv->tx_skb = skb;
		queue_work(priv->xfer_wq, &priv->tx_work);
	} else {
		w5100_tx_skb(ndev, skb);
	}
851 852 853 854

	return NETDEV_TX_OK;
}

855
static struct sk_buff *w5100_rx_skb(struct net_device *ndev)
856
{
857
	struct w5100_priv *priv = netdev_priv(ndev);
858 859 860 861
	struct sk_buff *skb;
	u16 rx_len;
	u16 offset;
	u8 header[2];
A
Akinobu Mita 已提交
862
	u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR(priv));
863

864 865
	if (rx_buf_len == 0)
		return NULL;
866

A
Akinobu Mita 已提交
867
	offset = w5100_read16(priv, W5100_S0_RX_RD(priv));
868 869
	w5100_readbuf(priv, offset, header, 2);
	rx_len = get_unaligned_be16(header) - 2;
870

871 872
	skb = netdev_alloc_skb_ip_align(ndev, rx_len);
	if (unlikely(!skb)) {
A
Akinobu Mita 已提交
873
		w5100_write16(priv, W5100_S0_RX_RD(priv), offset + rx_buf_len);
874
		w5100_command(priv, S0_CR_RECV);
875 876 877 878 879 880
		ndev->stats.rx_dropped++;
		return NULL;
	}

	skb_put(skb, rx_len);
	w5100_readbuf(priv, offset + 2, skb->data, rx_len);
A
Akinobu Mita 已提交
881
	w5100_write16(priv, W5100_S0_RX_RD(priv), offset + 2 + rx_len);
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
	w5100_command(priv, S0_CR_RECV);
	skb->protocol = eth_type_trans(skb, ndev);

	ndev->stats.rx_packets++;
	ndev->stats.rx_bytes += rx_len;

	return skb;
}

static void w5100_rx_work(struct work_struct *work)
{
	struct w5100_priv *priv = container_of(work, struct w5100_priv,
					       rx_work);
	struct sk_buff *skb;

	while ((skb = w5100_rx_skb(priv->ndev)))
		netif_rx_ni(skb);

A
Akinobu Mita 已提交
900
	w5100_enable_intr(priv);
901 902 903 904 905 906
}

static int w5100_napi_poll(struct napi_struct *napi, int budget)
{
	struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
	int rx_count;
907

908 909 910 911 912 913 914
	for (rx_count = 0; rx_count < budget; rx_count++) {
		struct sk_buff *skb = w5100_rx_skb(priv->ndev);

		if (skb)
			netif_receive_skb(skb);
		else
			break;
915 916 917
	}

	if (rx_count < budget) {
918
		napi_complete(napi);
A
Akinobu Mita 已提交
919
		w5100_enable_intr(priv);
920 921 922 923 924 925 926 927 928 929
	}

	return rx_count;
}

static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
{
	struct net_device *ndev = ndev_instance;
	struct w5100_priv *priv = netdev_priv(ndev);

A
Akinobu Mita 已提交
930
	int ir = w5100_read(priv, W5100_S0_IR(priv));
931 932
	if (!ir)
		return IRQ_NONE;
A
Akinobu Mita 已提交
933
	w5100_write(priv, W5100_S0_IR(priv), ir);
934

935
	if (ir & S0_IR_SENDOK) {
936 937 938 939 940
		netif_dbg(priv, tx_done, ndev, "tx done\n");
		netif_wake_queue(ndev);
	}

	if (ir & S0_IR_RECV) {
A
Akinobu Mita 已提交
941
		w5100_disable_intr(priv);
942 943 944 945

		if (priv->ops->may_sleep)
			queue_work(priv->xfer_wq, &priv->rx_work);
		else if (napi_schedule_prep(&priv->napi))
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
			__napi_schedule(&priv->napi);
	}

	return IRQ_HANDLED;
}

static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
{
	struct net_device *ndev = ndev_instance;
	struct w5100_priv *priv = netdev_priv(ndev);

	if (netif_running(ndev)) {
		if (gpio_get_value(priv->link_gpio) != 0) {
			netif_info(priv, link, ndev, "link is up\n");
			netif_carrier_on(ndev);
		} else {
			netif_info(priv, link, ndev, "link is down\n");
			netif_carrier_off(ndev);
		}
	}

	return IRQ_HANDLED;
}

970 971 972 973 974 975 976 977
static void w5100_setrx_work(struct work_struct *work)
{
	struct w5100_priv *priv = container_of(work, struct w5100_priv,
					       setrx_work);

	w5100_hw_start(priv);
}

978 979 980 981 982 983 984
static void w5100_set_rx_mode(struct net_device *ndev)
{
	struct w5100_priv *priv = netdev_priv(ndev);
	bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;

	if (priv->promisc != set_promisc) {
		priv->promisc = set_promisc;
985 986 987 988 989

		if (priv->ops->may_sleep)
			schedule_work(&priv->setrx_work);
		else
			w5100_hw_start(priv);
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	}
}

static int w5100_set_macaddr(struct net_device *ndev, void *addr)
{
	struct w5100_priv *priv = netdev_priv(ndev);
	struct sockaddr *sock_addr = addr;

	if (!is_valid_ether_addr(sock_addr->sa_data))
		return -EADDRNOTAVAIL;
	memcpy(ndev->dev_addr, sock_addr->sa_data, ETH_ALEN);
	w5100_write_macaddr(priv);
	return 0;
}

static int w5100_open(struct net_device *ndev)
{
	struct w5100_priv *priv = netdev_priv(ndev);

	netif_info(priv, ifup, ndev, "enabling\n");
	w5100_hw_start(priv);
	napi_enable(&priv->napi);
	netif_start_queue(ndev);
	if (!gpio_is_valid(priv->link_gpio) ||
	    gpio_get_value(priv->link_gpio) != 0)
		netif_carrier_on(ndev);
	return 0;
}

static int w5100_stop(struct net_device *ndev)
{
	struct w5100_priv *priv = netdev_priv(ndev);

	netif_info(priv, ifdown, ndev, "shutting down\n");
	w5100_hw_close(priv);
	netif_carrier_off(ndev);
	netif_stop_queue(ndev);
	napi_disable(&priv->napi);
	return 0;
}

static const struct ethtool_ops w5100_ethtool_ops = {
	.get_drvinfo		= w5100_get_drvinfo,
	.get_msglevel		= w5100_get_msglevel,
	.set_msglevel		= w5100_set_msglevel,
	.get_link		= w5100_get_link,
	.get_regs_len		= w5100_get_regs_len,
	.get_regs		= w5100_get_regs,
};

static const struct net_device_ops w5100_netdev_ops = {
	.ndo_open		= w5100_open,
	.ndo_stop		= w5100_stop,
	.ndo_start_xmit		= w5100_start_tx,
	.ndo_tx_timeout		= w5100_tx_timeout,
	.ndo_set_rx_mode	= w5100_set_rx_mode,
	.ndo_set_mac_address	= w5100_set_macaddr,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= eth_change_mtu,
};

1051
static int w5100_mmio_probe(struct platform_device *pdev)
1052
{
J
Jingoo Han 已提交
1053
	struct wiznet_platform_data *data = dev_get_platdata(&pdev->dev);
1054
	const void *mac_addr = NULL;
1055
	struct resource *mem;
1056
	const struct w5100_ops *ops;
1057 1058
	int irq;

1059 1060
	if (data && is_valid_ether_addr(data->mac_addr))
		mac_addr = data->mac_addr;
1061 1062

	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1063 1064 1065 1066
	if (resource_size(mem) < W5100_BUS_DIRECT_SIZE)
		ops = &w5100_mmio_indirect_ops;
	else
		ops = &w5100_mmio_direct_ops;
1067 1068 1069 1070 1071

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

1072 1073 1074
	return w5100_probe(&pdev->dev, ops, sizeof(struct w5100_mmio_priv),
			   mac_addr, irq, data ? data->link_gpio : -EINVAL);
}
1075

1076 1077 1078
static int w5100_mmio_remove(struct platform_device *pdev)
{
	return w5100_remove(&pdev->dev);
1079 1080
}

1081 1082 1083 1084 1085 1086 1087 1088
void *w5100_ops_priv(const struct net_device *ndev)
{
	return netdev_priv(ndev) +
	       ALIGN(sizeof(struct w5100_priv), NETDEV_ALIGN);
}
EXPORT_SYMBOL_GPL(w5100_ops_priv);

int w5100_probe(struct device *dev, const struct w5100_ops *ops,
1089 1090
		int sizeof_ops_priv, const void *mac_addr, int irq,
		int link_gpio)
1091 1092 1093 1094
{
	struct w5100_priv *priv;
	struct net_device *ndev;
	int err;
1095 1096 1097 1098 1099 1100 1101 1102
	size_t alloc_size;

	alloc_size = sizeof(*priv);
	if (sizeof_ops_priv) {
		alloc_size = ALIGN(alloc_size, NETDEV_ALIGN);
		alloc_size += sizeof_ops_priv;
	}
	alloc_size += NETDEV_ALIGN - 1;
1103

1104
	ndev = alloc_etherdev(alloc_size);
1105 1106
	if (!ndev)
		return -ENOMEM;
1107 1108
	SET_NETDEV_DEV(ndev, dev);
	dev_set_drvdata(dev, ndev);
1109
	priv = netdev_priv(ndev);
A
Akinobu Mita 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137

	switch (ops->chip_id) {
	case W5100:
		priv->s0_regs = W5100_S0_REGS;
		priv->s0_tx_buf = W5100_TX_MEM_START;
		priv->s0_tx_buf_size = W5100_TX_MEM_SIZE;
		priv->s0_rx_buf = W5100_RX_MEM_START;
		priv->s0_rx_buf_size = W5100_RX_MEM_SIZE;
		break;
	case W5200:
		priv->s0_regs = W5200_S0_REGS;
		priv->s0_tx_buf = W5200_TX_MEM_START;
		priv->s0_tx_buf_size = W5200_TX_MEM_SIZE;
		priv->s0_rx_buf = W5200_RX_MEM_START;
		priv->s0_rx_buf_size = W5200_RX_MEM_SIZE;
		break;
	case W5500:
		priv->s0_regs = W5500_S0_REGS;
		priv->s0_tx_buf = W5500_TX_MEM_START;
		priv->s0_tx_buf_size = W5500_TX_MEM_SIZE;
		priv->s0_rx_buf = W5500_RX_MEM_START;
		priv->s0_rx_buf_size = W5500_RX_MEM_SIZE;
		break;
	default:
		err = -EINVAL;
		goto err_register;
	}

1138
	priv->ndev = ndev;
1139 1140 1141
	priv->ops = ops;
	priv->irq = irq;
	priv->link_gpio = link_gpio;
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155

	ndev->netdev_ops = &w5100_netdev_ops;
	ndev->ethtool_ops = &w5100_ethtool_ops;
	netif_napi_add(ndev, &priv->napi, w5100_napi_poll, 16);

	/* This chip doesn't support VLAN packets with normal MTU,
	 * so disable VLAN for this device.
	 */
	ndev->features |= NETIF_F_VLAN_CHALLENGED;

	err = register_netdev(ndev);
	if (err < 0)
		goto err_register;

1156
	priv->xfer_wq = alloc_workqueue(netdev_name(ndev), WQ_MEM_RECLAIM, 0);
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	if (!priv->xfer_wq) {
		err = -ENOMEM;
		goto err_wq;
	}

	INIT_WORK(&priv->rx_work, w5100_rx_work);
	INIT_WORK(&priv->tx_work, w5100_tx_work);
	INIT_WORK(&priv->setrx_work, w5100_setrx_work);
	INIT_WORK(&priv->restart_work, w5100_restart_work);

1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	if (mac_addr)
		memcpy(ndev->dev_addr, mac_addr, ETH_ALEN);
	else
		eth_hw_addr_random(ndev);

	if (priv->ops->init) {
		err = priv->ops->init(priv->ndev);
		if (err)
			goto err_hw;
	}

A
Akinobu Mita 已提交
1178 1179
	err = w5100_hw_reset(priv);
	if (err)
1180 1181
		goto err_hw;

1182 1183 1184 1185 1186 1187 1188 1189
	if (ops->may_sleep) {
		err = request_threaded_irq(priv->irq, NULL, w5100_interrupt,
					   IRQF_TRIGGER_LOW | IRQF_ONESHOT,
					   netdev_name(ndev), ndev);
	} else {
		err = request_irq(priv->irq, w5100_interrupt,
				  IRQF_TRIGGER_LOW, netdev_name(ndev), ndev);
	}
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
	if (err)
		goto err_hw;

	if (gpio_is_valid(priv->link_gpio)) {
		char *link_name = devm_kzalloc(dev, 16, GFP_KERNEL);

		if (!link_name) {
			err = -ENOMEM;
			goto err_gpio;
		}
		snprintf(link_name, 16, "%s-link", netdev_name(ndev));
		priv->link_irq = gpio_to_irq(priv->link_gpio);
		if (request_any_context_irq(priv->link_irq, w5100_detect_link,
					    IRQF_TRIGGER_RISING |
					    IRQF_TRIGGER_FALLING,
					    link_name, priv->ndev) < 0)
			priv->link_gpio = -EINVAL;
	}
1208 1209 1210

	return 0;

1211 1212 1213
err_gpio:
	free_irq(priv->irq, ndev);
err_hw:
1214 1215
	destroy_workqueue(priv->xfer_wq);
err_wq:
1216 1217 1218 1219 1220
	unregister_netdev(ndev);
err_register:
	free_netdev(ndev);
	return err;
}
1221
EXPORT_SYMBOL_GPL(w5100_probe);
1222

1223
int w5100_remove(struct device *dev)
1224
{
1225
	struct net_device *ndev = dev_get_drvdata(dev);
1226 1227 1228 1229 1230 1231 1232
	struct w5100_priv *priv = netdev_priv(ndev);

	w5100_hw_reset(priv);
	free_irq(priv->irq, ndev);
	if (gpio_is_valid(priv->link_gpio))
		free_irq(priv->link_irq, ndev);

1233 1234 1235 1236
	flush_work(&priv->setrx_work);
	flush_work(&priv->restart_work);
	destroy_workqueue(priv->xfer_wq);

1237 1238 1239 1240
	unregister_netdev(ndev);
	free_netdev(ndev);
	return 0;
}
1241
EXPORT_SYMBOL_GPL(w5100_remove);
1242

1243
#ifdef CONFIG_PM_SLEEP
1244 1245
static int w5100_suspend(struct device *dev)
{
1246
	struct net_device *ndev = dev_get_drvdata(dev);
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	struct w5100_priv *priv = netdev_priv(ndev);

	if (netif_running(ndev)) {
		netif_carrier_off(ndev);
		netif_device_detach(ndev);

		w5100_hw_close(priv);
	}
	return 0;
}

static int w5100_resume(struct device *dev)
{
1260
	struct net_device *ndev = dev_get_drvdata(dev);
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
	struct w5100_priv *priv = netdev_priv(ndev);

	if (netif_running(ndev)) {
		w5100_hw_reset(priv);
		w5100_hw_start(priv);

		netif_device_attach(ndev);
		if (!gpio_is_valid(priv->link_gpio) ||
		    gpio_get_value(priv->link_gpio) != 0)
			netif_carrier_on(ndev);
	}
	return 0;
}
1274
#endif /* CONFIG_PM_SLEEP */
1275

1276 1277
SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
EXPORT_SYMBOL_GPL(w5100_pm_ops);
1278

1279
static struct platform_driver w5100_mmio_driver = {
1280 1281 1282 1283
	.driver		= {
		.name	= DRV_NAME,
		.pm	= &w5100_pm_ops,
	},
1284 1285
	.probe		= w5100_mmio_probe,
	.remove		= w5100_mmio_remove,
1286
};
1287
module_platform_driver(w5100_mmio_driver);