core-book3s.c 42.9 KB
Newer Older
1
/*
2
 * Performance event support - powerpc architecture code
3 4 5 6 7 8 9 10 11 12
 *
 * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/kernel.h>
#include <linux/sched.h>
13
#include <linux/perf_event.h>
14 15 16 17
#include <linux/percpu.h>
#include <linux/hardirq.h>
#include <asm/reg.h>
#include <asm/pmc.h>
18
#include <asm/machdep.h>
19
#include <asm/firmware.h>
20
#include <asm/ptrace.h>
21

22 23 24 25 26
#define BHRB_MAX_ENTRIES	32
#define BHRB_TARGET		0x0000000000000002
#define BHRB_PREDICTION		0x0000000000000001
#define BHRB_EA			0xFFFFFFFFFFFFFFFC

27 28
struct cpu_hw_events {
	int n_events;
29 30 31
	int n_percpu;
	int disabled;
	int n_added;
32 33
	int n_limited;
	u8  pmcs_enabled;
34 35 36
	struct perf_event *event[MAX_HWEVENTS];
	u64 events[MAX_HWEVENTS];
	unsigned int flags[MAX_HWEVENTS];
37
	unsigned long mmcr[3];
38 39
	struct perf_event *limited_counter[MAX_LIMITED_HWCOUNTERS];
	u8  limited_hwidx[MAX_LIMITED_HWCOUNTERS];
40 41 42
	u64 alternatives[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
	unsigned long amasks[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
	unsigned long avalues[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
43 44 45

	unsigned int group_flag;
	int n_txn_start;
46 47 48 49 50 51 52

	/* BHRB bits */
	u64				bhrb_filter;	/* BHRB HW branch filter */
	int				bhrb_users;
	void				*bhrb_context;
	struct	perf_branch_stack	bhrb_stack;
	struct	perf_branch_entry	bhrb_entries[BHRB_MAX_ENTRIES];
53
};
54

55
DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
56 57 58

struct power_pmu *ppmu;

59
/*
I
Ingo Molnar 已提交
60
 * Normally, to ignore kernel events we set the FCS (freeze counters
61 62 63 64 65
 * in supervisor mode) bit in MMCR0, but if the kernel runs with the
 * hypervisor bit set in the MSR, or if we are running on a processor
 * where the hypervisor bit is forced to 1 (as on Apple G5 processors),
 * then we need to use the FCHV bit to ignore kernel events.
 */
66
static unsigned int freeze_events_kernel = MMCR0_FCS;
67

68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/*
 * 32-bit doesn't have MMCRA but does have an MMCR2,
 * and a few other names are different.
 */
#ifdef CONFIG_PPC32

#define MMCR0_FCHV		0
#define MMCR0_PMCjCE		MMCR0_PMCnCE

#define SPRN_MMCRA		SPRN_MMCR2
#define MMCRA_SAMPLE_ENABLE	0

static inline unsigned long perf_ip_adjust(struct pt_regs *regs)
{
	return 0;
}
static inline void perf_get_data_addr(struct pt_regs *regs, u64 *addrp) { }
static inline u32 perf_get_misc_flags(struct pt_regs *regs)
{
	return 0;
}
89 90 91 92
static inline void perf_read_regs(struct pt_regs *regs)
{
	regs->result = 0;
}
93 94 95 96 97
static inline int perf_intr_is_nmi(struct pt_regs *regs)
{
	return 0;
}

98 99 100 101 102
static inline int siar_valid(struct pt_regs *regs)
{
	return 1;
}

103 104
#endif /* CONFIG_PPC32 */

105 106 107 108 109
static bool regs_use_siar(struct pt_regs *regs)
{
	return !!(regs->result & 1);
}

110 111 112 113 114 115 116 117 118
/*
 * Things that are specific to 64-bit implementations.
 */
#ifdef CONFIG_PPC64

static inline unsigned long perf_ip_adjust(struct pt_regs *regs)
{
	unsigned long mmcra = regs->dsisr;

119
	if ((ppmu->flags & PPMU_HAS_SSLOT) && (mmcra & MMCRA_SAMPLE_ENABLE)) {
120 121 122 123
		unsigned long slot = (mmcra & MMCRA_SLOT) >> MMCRA_SLOT_SHIFT;
		if (slot > 1)
			return 4 * (slot - 1);
	}
124

125 126 127 128 129 130 131 132
	return 0;
}

/*
 * The user wants a data address recorded.
 * If we're not doing instruction sampling, give them the SDAR
 * (sampled data address).  If we are doing instruction sampling, then
 * only give them the SDAR if it corresponds to the instruction
133 134
 * pointed to by SIAR; this is indicated by the [POWER6_]MMCRA_SDSYNC or
 * the [POWER7P_]MMCRA_SDAR_VALID bit in MMCRA.
135 136 137 138
 */
static inline void perf_get_data_addr(struct pt_regs *regs, u64 *addrp)
{
	unsigned long mmcra = regs->dsisr;
139 140 141 142 143 144 145 146
	unsigned long sdsync;

	if (ppmu->flags & PPMU_SIAR_VALID)
		sdsync = POWER7P_MMCRA_SDAR_VALID;
	else if (ppmu->flags & PPMU_ALT_SIPR)
		sdsync = POWER6_MMCRA_SDSYNC;
	else
		sdsync = MMCRA_SDSYNC;
147 148 149 150 151

	if (!(mmcra & MMCRA_SAMPLE_ENABLE) || (mmcra & sdsync))
		*addrp = mfspr(SPRN_SDAR);
}

152
static bool regs_sihv(struct pt_regs *regs)
153 154 155
{
	unsigned long sihv = MMCRA_SIHV;

156 157 158
	if (ppmu->flags & PPMU_HAS_SIER)
		return !!(regs->dar & SIER_SIHV);

159 160 161
	if (ppmu->flags & PPMU_ALT_SIPR)
		sihv = POWER6_MMCRA_SIHV;

162
	return !!(regs->dsisr & sihv);
163 164
}

165
static bool regs_sipr(struct pt_regs *regs)
166 167 168
{
	unsigned long sipr = MMCRA_SIPR;

169 170 171
	if (ppmu->flags & PPMU_HAS_SIER)
		return !!(regs->dar & SIER_SIPR);

172 173 174
	if (ppmu->flags & PPMU_ALT_SIPR)
		sipr = POWER6_MMCRA_SIPR;

175
	return !!(regs->dsisr & sipr);
176 177
}

178 179 180 181 182
static bool regs_no_sipr(struct pt_regs *regs)
{
	return !!(regs->result & 2);
}

183 184 185 186 187 188 189 190 191
static inline u32 perf_flags_from_msr(struct pt_regs *regs)
{
	if (regs->msr & MSR_PR)
		return PERF_RECORD_MISC_USER;
	if ((regs->msr & MSR_HV) && freeze_events_kernel != MMCR0_FCHV)
		return PERF_RECORD_MISC_HYPERVISOR;
	return PERF_RECORD_MISC_KERNEL;
}

192 193
static inline u32 perf_get_misc_flags(struct pt_regs *regs)
{
194
	bool use_siar = regs_use_siar(regs);
195

196
	if (!use_siar)
197 198 199 200 201 202 203 204
		return perf_flags_from_msr(regs);

	/*
	 * If we don't have flags in MMCRA, rather than using
	 * the MSR, we intuit the flags from the address in
	 * SIAR which should give slightly more reliable
	 * results
	 */
205
	if (regs_no_sipr(regs)) {
206 207 208 209 210
		unsigned long siar = mfspr(SPRN_SIAR);
		if (siar >= PAGE_OFFSET)
			return PERF_RECORD_MISC_KERNEL;
		return PERF_RECORD_MISC_USER;
	}
211

212
	/* PR has priority over HV, so order below is important */
213
	if (regs_sipr(regs))
214
		return PERF_RECORD_MISC_USER;
215 216

	if (regs_sihv(regs) && (freeze_events_kernel != MMCR0_FCHV))
217
		return PERF_RECORD_MISC_HYPERVISOR;
218

219
	return PERF_RECORD_MISC_KERNEL;
220 221 222 223 224
}

/*
 * Overload regs->dsisr to store MMCRA so we only need to read it once
 * on each interrupt.
225
 * Overload regs->dar to store SIER if we have it.
226 227
 * Overload regs->result to specify whether we should use the MSR (result
 * is zero) or the SIAR (result is non zero).
228 229 230
 */
static inline void perf_read_regs(struct pt_regs *regs)
{
231 232 233 234
	unsigned long mmcra = mfspr(SPRN_MMCRA);
	int marked = mmcra & MMCRA_SAMPLE_ENABLE;
	int use_siar;

235
	regs->dsisr = mmcra;
236 237 238 239
	regs->result = 0;

	if (ppmu->flags & PPMU_NO_SIPR)
		regs->result |= 2;
240

241 242 243 244 245 246 247 248 249 250 251 252
	/*
	 * On power8 if we're in random sampling mode, the SIER is updated.
	 * If we're in continuous sampling mode, we don't have SIPR.
	 */
	if (ppmu->flags & PPMU_HAS_SIER) {
		if (marked)
			regs->dar = mfspr(SPRN_SIER);
		else
			regs->result |= 2;
	}


253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
	/*
	 * If this isn't a PMU exception (eg a software event) the SIAR is
	 * not valid. Use pt_regs.
	 *
	 * If it is a marked event use the SIAR.
	 *
	 * If the PMU doesn't update the SIAR for non marked events use
	 * pt_regs.
	 *
	 * If the PMU has HV/PR flags then check to see if they
	 * place the exception in userspace. If so, use pt_regs. In
	 * continuous sampling mode the SIAR and the PMU exception are
	 * not synchronised, so they may be many instructions apart.
	 * This can result in confusing backtraces. We still want
	 * hypervisor samples as well as samples in the kernel with
	 * interrupts off hence the userspace check.
	 */
270 271
	if (TRAP(regs) != 0xf00)
		use_siar = 0;
272 273 274 275
	else if (marked)
		use_siar = 1;
	else if ((ppmu->flags & PPMU_NO_CONT_SAMPLING))
		use_siar = 0;
276
	else if (!regs_no_sipr(regs) && regs_sipr(regs))
277 278 279 280
		use_siar = 0;
	else
		use_siar = 1;

281
	regs->result |= use_siar;
282 283 284 285 286 287 288 289 290 291 292
}

/*
 * If interrupts were soft-disabled when a PMU interrupt occurs, treat
 * it as an NMI.
 */
static inline int perf_intr_is_nmi(struct pt_regs *regs)
{
	return !regs->softe;
}

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
/*
 * On processors like P7+ that have the SIAR-Valid bit, marked instructions
 * must be sampled only if the SIAR-valid bit is set.
 *
 * For unmarked instructions and for processors that don't have the SIAR-Valid
 * bit, assume that SIAR is valid.
 */
static inline int siar_valid(struct pt_regs *regs)
{
	unsigned long mmcra = regs->dsisr;
	int marked = mmcra & MMCRA_SAMPLE_ENABLE;

	if ((ppmu->flags & PPMU_SIAR_VALID) && marked)
		return mmcra & POWER7P_MMCRA_SIAR_VALID;

	return 1;
}

311 312
#endif /* CONFIG_PPC64 */

313
static void perf_event_interrupt(struct pt_regs *regs);
314

315
void perf_event_print_debug(void)
316 317 318 319
{
}

/*
I
Ingo Molnar 已提交
320
 * Read one performance monitor counter (PMC).
321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
 */
static unsigned long read_pmc(int idx)
{
	unsigned long val;

	switch (idx) {
	case 1:
		val = mfspr(SPRN_PMC1);
		break;
	case 2:
		val = mfspr(SPRN_PMC2);
		break;
	case 3:
		val = mfspr(SPRN_PMC3);
		break;
	case 4:
		val = mfspr(SPRN_PMC4);
		break;
	case 5:
		val = mfspr(SPRN_PMC5);
		break;
	case 6:
		val = mfspr(SPRN_PMC6);
		break;
345
#ifdef CONFIG_PPC64
346 347 348 349 350 351
	case 7:
		val = mfspr(SPRN_PMC7);
		break;
	case 8:
		val = mfspr(SPRN_PMC8);
		break;
352
#endif /* CONFIG_PPC64 */
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
	default:
		printk(KERN_ERR "oops trying to read PMC%d\n", idx);
		val = 0;
	}
	return val;
}

/*
 * Write one PMC.
 */
static void write_pmc(int idx, unsigned long val)
{
	switch (idx) {
	case 1:
		mtspr(SPRN_PMC1, val);
		break;
	case 2:
		mtspr(SPRN_PMC2, val);
		break;
	case 3:
		mtspr(SPRN_PMC3, val);
		break;
	case 4:
		mtspr(SPRN_PMC4, val);
		break;
	case 5:
		mtspr(SPRN_PMC5, val);
		break;
	case 6:
		mtspr(SPRN_PMC6, val);
		break;
384
#ifdef CONFIG_PPC64
385 386 387 388 389 390
	case 7:
		mtspr(SPRN_PMC7, val);
		break;
	case 8:
		mtspr(SPRN_PMC8, val);
		break;
391
#endif /* CONFIG_PPC64 */
392 393 394 395 396 397 398 399 400
	default:
		printk(KERN_ERR "oops trying to write PMC%d\n", idx);
	}
}

/*
 * Check if a set of events can all go on the PMU at once.
 * If they can't, this will look at alternative codes for the events
 * and see if any combination of alternative codes is feasible.
401
 * The feasible set is returned in event_id[].
402
 */
403 404
static int power_check_constraints(struct cpu_hw_events *cpuhw,
				   u64 event_id[], unsigned int cflags[],
405
				   int n_ev)
406
{
407
	unsigned long mask, value, nv;
408 409
	unsigned long smasks[MAX_HWEVENTS], svalues[MAX_HWEVENTS];
	int n_alt[MAX_HWEVENTS], choice[MAX_HWEVENTS];
410
	int i, j;
411 412
	unsigned long addf = ppmu->add_fields;
	unsigned long tadd = ppmu->test_adder;
413

414
	if (n_ev > ppmu->n_counter)
415 416 417 418
		return -1;

	/* First see if the events will go on as-is */
	for (i = 0; i < n_ev; ++i) {
419
		if ((cflags[i] & PPMU_LIMITED_PMC_REQD)
420 421
		    && !ppmu->limited_pmc_event(event_id[i])) {
			ppmu->get_alternatives(event_id[i], cflags[i],
422
					       cpuhw->alternatives[i]);
423
			event_id[i] = cpuhw->alternatives[i][0];
424
		}
425
		if (ppmu->get_constraint(event_id[i], &cpuhw->amasks[i][0],
426
					 &cpuhw->avalues[i][0]))
427 428 429 430
			return -1;
	}
	value = mask = 0;
	for (i = 0; i < n_ev; ++i) {
431 432
		nv = (value | cpuhw->avalues[i][0]) +
			(value & cpuhw->avalues[i][0] & addf);
433
		if ((((nv + tadd) ^ value) & mask) != 0 ||
434 435
		    (((nv + tadd) ^ cpuhw->avalues[i][0]) &
		     cpuhw->amasks[i][0]) != 0)
436 437
			break;
		value = nv;
438
		mask |= cpuhw->amasks[i][0];
439 440 441 442 443 444 445 446
	}
	if (i == n_ev)
		return 0;	/* all OK */

	/* doesn't work, gather alternatives... */
	if (!ppmu->get_alternatives)
		return -1;
	for (i = 0; i < n_ev; ++i) {
447
		choice[i] = 0;
448
		n_alt[i] = ppmu->get_alternatives(event_id[i], cflags[i],
449
						  cpuhw->alternatives[i]);
450
		for (j = 1; j < n_alt[i]; ++j)
451 452 453
			ppmu->get_constraint(cpuhw->alternatives[i][j],
					     &cpuhw->amasks[i][j],
					     &cpuhw->avalues[i][j]);
454 455 456 457 458 459 460 461 462 463 464 465 466 467
	}

	/* enumerate all possibilities and see if any will work */
	i = 0;
	j = -1;
	value = mask = nv = 0;
	while (i < n_ev) {
		if (j >= 0) {
			/* we're backtracking, restore context */
			value = svalues[i];
			mask = smasks[i];
			j = choice[i];
		}
		/*
468
		 * See if any alternative k for event_id i,
469 470 471
		 * where k > j, will satisfy the constraints.
		 */
		while (++j < n_alt[i]) {
472 473
			nv = (value | cpuhw->avalues[i][j]) +
				(value & cpuhw->avalues[i][j] & addf);
474
			if ((((nv + tadd) ^ value) & mask) == 0 &&
475 476
			    (((nv + tadd) ^ cpuhw->avalues[i][j])
			     & cpuhw->amasks[i][j]) == 0)
477 478 479 480 481
				break;
		}
		if (j >= n_alt[i]) {
			/*
			 * No feasible alternative, backtrack
482
			 * to event_id i-1 and continue enumerating its
483 484 485 486 487 488
			 * alternatives from where we got up to.
			 */
			if (--i < 0)
				return -1;
		} else {
			/*
489 490 491
			 * Found a feasible alternative for event_id i,
			 * remember where we got up to with this event_id,
			 * go on to the next event_id, and start with
492 493 494 495 496 497
			 * the first alternative for it.
			 */
			choice[i] = j;
			svalues[i] = value;
			smasks[i] = mask;
			value = nv;
498
			mask |= cpuhw->amasks[i][j];
499 500 501 502 503 504 505
			++i;
			j = -1;
		}
	}

	/* OK, we have a feasible combination, tell the caller the solution */
	for (i = 0; i < n_ev; ++i)
506
		event_id[i] = cpuhw->alternatives[i][choice[i]];
507 508 509
	return 0;
}

510
/*
511
 * Check if newly-added events have consistent settings for
512
 * exclude_{user,kernel,hv} with each other and any previously
513
 * added events.
514
 */
515
static int check_excludes(struct perf_event **ctrs, unsigned int cflags[],
516
			  int n_prev, int n_new)
517
{
518 519
	int eu = 0, ek = 0, eh = 0;
	int i, n, first;
520
	struct perf_event *event;
521 522 523 524 525

	n = n_prev + n_new;
	if (n <= 1)
		return 0;

526 527 528 529 530 531
	first = 1;
	for (i = 0; i < n; ++i) {
		if (cflags[i] & PPMU_LIMITED_PMC_OK) {
			cflags[i] &= ~PPMU_LIMITED_PMC_REQD;
			continue;
		}
532
		event = ctrs[i];
533
		if (first) {
534 535 536
			eu = event->attr.exclude_user;
			ek = event->attr.exclude_kernel;
			eh = event->attr.exclude_hv;
537
			first = 0;
538 539 540
		} else if (event->attr.exclude_user != eu ||
			   event->attr.exclude_kernel != ek ||
			   event->attr.exclude_hv != eh) {
541
			return -EAGAIN;
542
		}
543
	}
544 545 546 547 548 549

	if (eu || ek || eh)
		for (i = 0; i < n; ++i)
			if (cflags[i] & PPMU_LIMITED_PMC_OK)
				cflags[i] |= PPMU_LIMITED_PMC_REQD;

550 551 552
	return 0;
}

553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
static u64 check_and_compute_delta(u64 prev, u64 val)
{
	u64 delta = (val - prev) & 0xfffffffful;

	/*
	 * POWER7 can roll back counter values, if the new value is smaller
	 * than the previous value it will cause the delta and the counter to
	 * have bogus values unless we rolled a counter over.  If a coutner is
	 * rolled back, it will be smaller, but within 256, which is the maximum
	 * number of events to rollback at once.  If we dectect a rollback
	 * return 0.  This can lead to a small lack of precision in the
	 * counters.
	 */
	if (prev > val && (prev - val) < 256)
		delta = 0;

	return delta;
}

572
static void power_pmu_read(struct perf_event *event)
573
{
574
	s64 val, delta, prev;
575

P
Peter Zijlstra 已提交
576 577 578
	if (event->hw.state & PERF_HES_STOPPED)
		return;

579
	if (!event->hw.idx)
580 581 582 583 584 585 586
		return;
	/*
	 * Performance monitor interrupts come even when interrupts
	 * are soft-disabled, as long as interrupts are hard-enabled.
	 * Therefore we treat them like NMIs.
	 */
	do {
587
		prev = local64_read(&event->hw.prev_count);
588
		barrier();
589
		val = read_pmc(event->hw.idx);
590 591 592
		delta = check_and_compute_delta(prev, val);
		if (!delta)
			return;
593
	} while (local64_cmpxchg(&event->hw.prev_count, prev, val) != prev);
594

595 596
	local64_add(delta, &event->count);
	local64_sub(delta, &event->hw.period_left);
597 598
}

599 600 601
/*
 * On some machines, PMC5 and PMC6 can't be written, don't respect
 * the freeze conditions, and don't generate interrupts.  This tells
602
 * us if `event' is using such a PMC.
603 604 605
 */
static int is_limited_pmc(int pmcnum)
{
606 607
	return (ppmu->flags & PPMU_LIMITED_PMC5_6)
		&& (pmcnum == 5 || pmcnum == 6);
608 609
}

610
static void freeze_limited_counters(struct cpu_hw_events *cpuhw,
611 612
				    unsigned long pmc5, unsigned long pmc6)
{
613
	struct perf_event *event;
614 615 616 617
	u64 val, prev, delta;
	int i;

	for (i = 0; i < cpuhw->n_limited; ++i) {
618
		event = cpuhw->limited_counter[i];
619
		if (!event->hw.idx)
620
			continue;
621
		val = (event->hw.idx == 5) ? pmc5 : pmc6;
622
		prev = local64_read(&event->hw.prev_count);
623
		event->hw.idx = 0;
624 625 626
		delta = check_and_compute_delta(prev, val);
		if (delta)
			local64_add(delta, &event->count);
627 628 629
	}
}

630
static void thaw_limited_counters(struct cpu_hw_events *cpuhw,
631 632
				  unsigned long pmc5, unsigned long pmc6)
{
633
	struct perf_event *event;
634
	u64 val, prev;
635 636 637
	int i;

	for (i = 0; i < cpuhw->n_limited; ++i) {
638
		event = cpuhw->limited_counter[i];
639 640
		event->hw.idx = cpuhw->limited_hwidx[i];
		val = (event->hw.idx == 5) ? pmc5 : pmc6;
641 642 643
		prev = local64_read(&event->hw.prev_count);
		if (check_and_compute_delta(prev, val))
			local64_set(&event->hw.prev_count, val);
644
		perf_event_update_userpage(event);
645 646 647 648
	}
}

/*
649
 * Since limited events don't respect the freeze conditions, we
650
 * have to read them immediately after freezing or unfreezing the
651 652
 * other events.  We try to keep the values from the limited
 * events as consistent as possible by keeping the delay (in
653
 * cycles and instructions) between freezing/unfreezing and reading
654 655
 * the limited events as small and consistent as possible.
 * Therefore, if any limited events are in use, we read them
656 657 658
 * both, and always in the same order, to minimize variability,
 * and do it inside the same asm that writes MMCR0.
 */
659
static void write_mmcr0(struct cpu_hw_events *cpuhw, unsigned long mmcr0)
660 661 662 663 664 665 666 667 668 669
{
	unsigned long pmc5, pmc6;

	if (!cpuhw->n_limited) {
		mtspr(SPRN_MMCR0, mmcr0);
		return;
	}

	/*
	 * Write MMCR0, then read PMC5 and PMC6 immediately.
670 671
	 * To ensure we don't get a performance monitor interrupt
	 * between writing MMCR0 and freezing/thawing the limited
672
	 * events, we first write MMCR0 with the event overflow
673
	 * interrupt enable bits turned off.
674 675 676
	 */
	asm volatile("mtspr %3,%2; mfspr %0,%4; mfspr %1,%5"
		     : "=&r" (pmc5), "=&r" (pmc6)
677 678
		     : "r" (mmcr0 & ~(MMCR0_PMC1CE | MMCR0_PMCjCE)),
		       "i" (SPRN_MMCR0),
679 680 681
		       "i" (SPRN_PMC5), "i" (SPRN_PMC6));

	if (mmcr0 & MMCR0_FC)
682
		freeze_limited_counters(cpuhw, pmc5, pmc6);
683
	else
684
		thaw_limited_counters(cpuhw, pmc5, pmc6);
685 686

	/*
687
	 * Write the full MMCR0 including the event overflow interrupt
688 689 690 691
	 * enable bits, if necessary.
	 */
	if (mmcr0 & (MMCR0_PMC1CE | MMCR0_PMCjCE))
		mtspr(SPRN_MMCR0, mmcr0);
692 693
}

694
/*
695 696
 * Disable all events to prevent PMU interrupts and to allow
 * events to be added or removed.
697
 */
P
Peter Zijlstra 已提交
698
static void power_pmu_disable(struct pmu *pmu)
699
{
700
	struct cpu_hw_events *cpuhw;
701 702
	unsigned long flags;

703 704
	if (!ppmu)
		return;
705
	local_irq_save(flags);
706
	cpuhw = &__get_cpu_var(cpu_hw_events);
707

708
	if (!cpuhw->disabled) {
709 710 711
		cpuhw->disabled = 1;
		cpuhw->n_added = 0;

712 713 714 715
		/*
		 * Check if we ever enabled the PMU on this cpu.
		 */
		if (!cpuhw->pmcs_enabled) {
716
			ppc_enable_pmcs();
717 718 719
			cpuhw->pmcs_enabled = 1;
		}

720 721 722 723 724 725 726 727 728
		/*
		 * Disable instruction sampling if it was enabled
		 */
		if (cpuhw->mmcr[2] & MMCRA_SAMPLE_ENABLE) {
			mtspr(SPRN_MMCRA,
			      cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
			mb();
		}

729
		/*
I
Ingo Molnar 已提交
730
		 * Set the 'freeze counters' bit.
731
		 * The barrier is to make sure the mtspr has been
732
		 * executed and the PMU has frozen the events
733 734
		 * before we return.
		 */
735
		write_mmcr0(cpuhw, mfspr(SPRN_MMCR0) | MMCR0_FC);
736 737 738 739 740 741
		mb();
	}
	local_irq_restore(flags);
}

/*
742 743
 * Re-enable all events if disable == 0.
 * If we were previously disabled and events were added, then
744 745
 * put the new config on the PMU.
 */
P
Peter Zijlstra 已提交
746
static void power_pmu_enable(struct pmu *pmu)
747
{
748 749
	struct perf_event *event;
	struct cpu_hw_events *cpuhw;
750 751 752 753
	unsigned long flags;
	long i;
	unsigned long val;
	s64 left;
754
	unsigned int hwc_index[MAX_HWEVENTS];
755 756
	int n_lim;
	int idx;
757

758 759
	if (!ppmu)
		return;
760
	local_irq_save(flags);
761
	cpuhw = &__get_cpu_var(cpu_hw_events);
762 763 764 765
	if (!cpuhw->disabled) {
		local_irq_restore(flags);
		return;
	}
766 767 768
	cpuhw->disabled = 0;

	/*
769
	 * If we didn't change anything, or only removed events,
770 771
	 * no need to recalculate MMCR* settings and reset the PMCs.
	 * Just reenable the PMU with the current MMCR* settings
772
	 * (possibly updated for removal of events).
773 774
	 */
	if (!cpuhw->n_added) {
775
		mtspr(SPRN_MMCRA, cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
776
		mtspr(SPRN_MMCR1, cpuhw->mmcr[1]);
777
		if (cpuhw->n_events == 0)
778
			ppc_set_pmu_inuse(0);
779
		goto out_enable;
780 781 782
	}

	/*
783
	 * Compute MMCR* values for the new set of events
784
	 */
785
	if (ppmu->compute_mmcr(cpuhw->events, cpuhw->n_events, hwc_index,
786 787 788 789 790 791
			       cpuhw->mmcr)) {
		/* shouldn't ever get here */
		printk(KERN_ERR "oops compute_mmcr failed\n");
		goto out;
	}

792 793
	/*
	 * Add in MMCR0 freeze bits corresponding to the
794 795 796
	 * attr.exclude_* bits for the first event.
	 * We have already checked that all events have the
	 * same values for these bits as the first event.
797
	 */
798 799
	event = cpuhw->event[0];
	if (event->attr.exclude_user)
800
		cpuhw->mmcr[0] |= MMCR0_FCP;
801 802 803
	if (event->attr.exclude_kernel)
		cpuhw->mmcr[0] |= freeze_events_kernel;
	if (event->attr.exclude_hv)
804 805
		cpuhw->mmcr[0] |= MMCR0_FCHV;

806 807
	/*
	 * Write the new configuration to MMCR* with the freeze
808 809
	 * bit set and set the hardware events to their initial values.
	 * Then unfreeze the events.
810
	 */
811
	ppc_set_pmu_inuse(1);
812
	mtspr(SPRN_MMCRA, cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
813 814 815 816 817
	mtspr(SPRN_MMCR1, cpuhw->mmcr[1]);
	mtspr(SPRN_MMCR0, (cpuhw->mmcr[0] & ~(MMCR0_PMC1CE | MMCR0_PMCjCE))
				| MMCR0_FC);

	/*
818
	 * Read off any pre-existing events that need to move
819 820
	 * to another PMC.
	 */
821 822 823 824 825 826
	for (i = 0; i < cpuhw->n_events; ++i) {
		event = cpuhw->event[i];
		if (event->hw.idx && event->hw.idx != hwc_index[i] + 1) {
			power_pmu_read(event);
			write_pmc(event->hw.idx, 0);
			event->hw.idx = 0;
827 828 829 830
		}
	}

	/*
831
	 * Initialize the PMCs for all the new and moved events.
832
	 */
833
	cpuhw->n_limited = n_lim = 0;
834 835 836
	for (i = 0; i < cpuhw->n_events; ++i) {
		event = cpuhw->event[i];
		if (event->hw.idx)
837
			continue;
838 839
		idx = hwc_index[i] + 1;
		if (is_limited_pmc(idx)) {
840
			cpuhw->limited_counter[n_lim] = event;
841 842 843 844
			cpuhw->limited_hwidx[n_lim] = idx;
			++n_lim;
			continue;
		}
845
		val = 0;
846
		if (event->hw.sample_period) {
847
			left = local64_read(&event->hw.period_left);
848 849 850
			if (left < 0x80000000L)
				val = 0x80000000L - left;
		}
851
		local64_set(&event->hw.prev_count, val);
852
		event->hw.idx = idx;
P
Peter Zijlstra 已提交
853 854
		if (event->hw.state & PERF_HES_STOPPED)
			val = 0;
855
		write_pmc(idx, val);
856
		perf_event_update_userpage(event);
857
	}
858
	cpuhw->n_limited = n_lim;
859
	cpuhw->mmcr[0] |= MMCR0_PMXE | MMCR0_FCECE;
860 861 862

 out_enable:
	mb();
863
	write_mmcr0(cpuhw, cpuhw->mmcr[0]);
864

865 866 867 868 869 870 871 872
	/*
	 * Enable instruction sampling if necessary
	 */
	if (cpuhw->mmcr[2] & MMCRA_SAMPLE_ENABLE) {
		mb();
		mtspr(SPRN_MMCRA, cpuhw->mmcr[2]);
	}

873
 out:
874 875 876
	if (cpuhw->bhrb_users)
		ppmu->config_bhrb(cpuhw->bhrb_filter);

877 878 879
	local_irq_restore(flags);
}

880 881
static int collect_events(struct perf_event *group, int max_count,
			  struct perf_event *ctrs[], u64 *events,
882
			  unsigned int *flags)
883 884
{
	int n = 0;
885
	struct perf_event *event;
886

887
	if (!is_software_event(group)) {
888 889 890
		if (n >= max_count)
			return -1;
		ctrs[n] = group;
891
		flags[n] = group->hw.event_base;
892 893
		events[n++] = group->hw.config;
	}
894
	list_for_each_entry(event, &group->sibling_list, group_entry) {
895 896
		if (!is_software_event(event) &&
		    event->state != PERF_EVENT_STATE_OFF) {
897 898
			if (n >= max_count)
				return -1;
899 900 901
			ctrs[n] = event;
			flags[n] = event->hw.event_base;
			events[n++] = event->hw.config;
902 903 904 905 906
		}
	}
	return n;
}

907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
/* Reset all possible BHRB entries */
static void power_pmu_bhrb_reset(void)
{
	asm volatile(PPC_CLRBHRB);
}

void power_pmu_bhrb_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);

	if (!ppmu->bhrb_nr)
		return;

	/* Clear BHRB if we changed task context to avoid data leaks */
	if (event->ctx->task && cpuhw->bhrb_context != event->ctx) {
		power_pmu_bhrb_reset();
		cpuhw->bhrb_context = event->ctx;
	}
	cpuhw->bhrb_users++;
}

void power_pmu_bhrb_disable(struct perf_event *event)
{
	struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);

	if (!ppmu->bhrb_nr)
		return;

	cpuhw->bhrb_users--;
	WARN_ON_ONCE(cpuhw->bhrb_users < 0);

	if (!cpuhw->disabled && !cpuhw->bhrb_users) {
		/* BHRB cannot be turned off when other
		 * events are active on the PMU.
		 */

		/* avoid stale pointer */
		cpuhw->bhrb_context = NULL;
	}
}

948
/*
949 950
 * Add a event to the PMU.
 * If all events are not already frozen, then we disable and
951
 * re-enable the PMU in order to get hw_perf_enable to do the
952 953
 * actual work of reconfiguring the PMU.
 */
P
Peter Zijlstra 已提交
954
static int power_pmu_add(struct perf_event *event, int ef_flags)
955
{
956
	struct cpu_hw_events *cpuhw;
957 958 959 960 961
	unsigned long flags;
	int n0;
	int ret = -EAGAIN;

	local_irq_save(flags);
P
Peter Zijlstra 已提交
962
	perf_pmu_disable(event->pmu);
963 964

	/*
965
	 * Add the event to the list (if there is room)
966 967
	 * and check whether the total set is still feasible.
	 */
968 969
	cpuhw = &__get_cpu_var(cpu_hw_events);
	n0 = cpuhw->n_events;
970
	if (n0 >= ppmu->n_counter)
971
		goto out;
972 973 974
	cpuhw->event[n0] = event;
	cpuhw->events[n0] = event->hw.config;
	cpuhw->flags[n0] = event->hw.event_base;
975

976 977 978 979 980 981
	/*
	 * This event may have been disabled/stopped in record_and_restart()
	 * because we exceeded the ->event_limit. If re-starting the event,
	 * clear the ->hw.state (STOPPED and UPTODATE flags), so the user
	 * notification is re-enabled.
	 */
P
Peter Zijlstra 已提交
982 983
	if (!(ef_flags & PERF_EF_START))
		event->hw.state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
984 985
	else
		event->hw.state = 0;
P
Peter Zijlstra 已提交
986

987 988
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
989
	 * skip the schedulability test here, it will be performed
990 991
	 * at commit time(->commit_txn) as a whole
	 */
992
	if (cpuhw->group_flag & PERF_EVENT_TXN)
993 994
		goto nocheck;

995
	if (check_excludes(cpuhw->event, cpuhw->flags, n0, 1))
996
		goto out;
997
	if (power_check_constraints(cpuhw, cpuhw->events, cpuhw->flags, n0 + 1))
998
		goto out;
999
	event->hw.config = cpuhw->events[n0];
1000 1001

nocheck:
1002
	++cpuhw->n_events;
1003 1004 1005 1006
	++cpuhw->n_added;

	ret = 0;
 out:
1007 1008 1009
	if (has_branch_stack(event))
		power_pmu_bhrb_enable(event);

P
Peter Zijlstra 已提交
1010
	perf_pmu_enable(event->pmu);
1011 1012 1013 1014 1015
	local_irq_restore(flags);
	return ret;
}

/*
1016
 * Remove a event from the PMU.
1017
 */
P
Peter Zijlstra 已提交
1018
static void power_pmu_del(struct perf_event *event, int ef_flags)
1019
{
1020
	struct cpu_hw_events *cpuhw;
1021 1022 1023 1024
	long i;
	unsigned long flags;

	local_irq_save(flags);
P
Peter Zijlstra 已提交
1025
	perf_pmu_disable(event->pmu);
1026

1027 1028 1029 1030 1031
	power_pmu_read(event);

	cpuhw = &__get_cpu_var(cpu_hw_events);
	for (i = 0; i < cpuhw->n_events; ++i) {
		if (event == cpuhw->event[i]) {
1032
			while (++i < cpuhw->n_events) {
1033
				cpuhw->event[i-1] = cpuhw->event[i];
1034 1035 1036
				cpuhw->events[i-1] = cpuhw->events[i];
				cpuhw->flags[i-1] = cpuhw->flags[i];
			}
1037 1038 1039 1040 1041
			--cpuhw->n_events;
			ppmu->disable_pmc(event->hw.idx - 1, cpuhw->mmcr);
			if (event->hw.idx) {
				write_pmc(event->hw.idx, 0);
				event->hw.idx = 0;
1042
			}
1043
			perf_event_update_userpage(event);
1044 1045 1046
			break;
		}
	}
1047
	for (i = 0; i < cpuhw->n_limited; ++i)
1048
		if (event == cpuhw->limited_counter[i])
1049 1050 1051
			break;
	if (i < cpuhw->n_limited) {
		while (++i < cpuhw->n_limited) {
1052
			cpuhw->limited_counter[i-1] = cpuhw->limited_counter[i];
1053 1054 1055 1056
			cpuhw->limited_hwidx[i-1] = cpuhw->limited_hwidx[i];
		}
		--cpuhw->n_limited;
	}
1057 1058
	if (cpuhw->n_events == 0) {
		/* disable exceptions if no events are running */
1059 1060 1061
		cpuhw->mmcr[0] &= ~(MMCR0_PMXE | MMCR0_FCECE);
	}

1062 1063 1064
	if (has_branch_stack(event))
		power_pmu_bhrb_disable(event);

P
Peter Zijlstra 已提交
1065
	perf_pmu_enable(event->pmu);
1066 1067 1068
	local_irq_restore(flags);
}

1069
/*
P
Peter Zijlstra 已提交
1070 1071
 * POWER-PMU does not support disabling individual counters, hence
 * program their cycle counter to their max value and ignore the interrupts.
1072
 */
P
Peter Zijlstra 已提交
1073 1074

static void power_pmu_start(struct perf_event *event, int ef_flags)
1075 1076
{
	unsigned long flags;
P
Peter Zijlstra 已提交
1077
	s64 left;
1078
	unsigned long val;
1079

1080
	if (!event->hw.idx || !event->hw.sample_period)
1081
		return;
P
Peter Zijlstra 已提交
1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093

	if (!(event->hw.state & PERF_HES_STOPPED))
		return;

	if (ef_flags & PERF_EF_RELOAD)
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));

	local_irq_save(flags);
	perf_pmu_disable(event->pmu);

	event->hw.state = 0;
	left = local64_read(&event->hw.period_left);
1094 1095 1096 1097 1098 1099

	val = 0;
	if (left < 0x80000000L)
		val = 0x80000000L - left;

	write_pmc(event->hw.idx, val);
P
Peter Zijlstra 已提交
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115

	perf_event_update_userpage(event);
	perf_pmu_enable(event->pmu);
	local_irq_restore(flags);
}

static void power_pmu_stop(struct perf_event *event, int ef_flags)
{
	unsigned long flags;

	if (!event->hw.idx || !event->hw.sample_period)
		return;

	if (event->hw.state & PERF_HES_STOPPED)
		return;

1116
	local_irq_save(flags);
P
Peter Zijlstra 已提交
1117
	perf_pmu_disable(event->pmu);
P
Peter Zijlstra 已提交
1118

1119
	power_pmu_read(event);
P
Peter Zijlstra 已提交
1120 1121 1122
	event->hw.state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
	write_pmc(event->hw.idx, 0);

1123
	perf_event_update_userpage(event);
P
Peter Zijlstra 已提交
1124
	perf_pmu_enable(event->pmu);
1125 1126 1127
	local_irq_restore(flags);
}

1128 1129 1130 1131 1132
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1133
void power_pmu_start_txn(struct pmu *pmu)
1134 1135 1136
{
	struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);

P
Peter Zijlstra 已提交
1137
	perf_pmu_disable(pmu);
1138
	cpuhw->group_flag |= PERF_EVENT_TXN;
1139 1140 1141 1142 1143 1144 1145 1146
	cpuhw->n_txn_start = cpuhw->n_events;
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1147
void power_pmu_cancel_txn(struct pmu *pmu)
1148 1149 1150
{
	struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);

1151
	cpuhw->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1152
	perf_pmu_enable(pmu);
1153 1154 1155 1156 1157 1158 1159
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1160
int power_pmu_commit_txn(struct pmu *pmu)
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
{
	struct cpu_hw_events *cpuhw;
	long i, n;

	if (!ppmu)
		return -EAGAIN;
	cpuhw = &__get_cpu_var(cpu_hw_events);
	n = cpuhw->n_events;
	if (check_excludes(cpuhw->event, cpuhw->flags, 0, n))
		return -EAGAIN;
	i = power_check_constraints(cpuhw, cpuhw->events, cpuhw->flags, n);
	if (i < 0)
		return -EAGAIN;

	for (i = cpuhw->n_txn_start; i < n; ++i)
		cpuhw->event[i]->hw.config = cpuhw->events[i];

1178
	cpuhw->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1179
	perf_pmu_enable(pmu);
1180 1181 1182
	return 0;
}

1183 1184 1185 1186 1187 1188 1189 1190 1191
/* Called from ctxsw to prevent one process's branch entries to
 * mingle with the other process's entries during context switch.
 */
void power_pmu_flush_branch_stack(void)
{
	if (ppmu->bhrb_nr)
		power_pmu_bhrb_reset();
}

1192
/*
1193
 * Return 1 if we might be able to put event on a limited PMC,
1194
 * or 0 if not.
1195
 * A event can only go on a limited PMC if it counts something
1196 1197 1198
 * that a limited PMC can count, doesn't require interrupts, and
 * doesn't exclude any processor mode.
 */
1199
static int can_go_on_limited_pmc(struct perf_event *event, u64 ev,
1200 1201 1202
				 unsigned int flags)
{
	int n;
1203
	u64 alt[MAX_EVENT_ALTERNATIVES];
1204

1205 1206 1207 1208
	if (event->attr.exclude_user
	    || event->attr.exclude_kernel
	    || event->attr.exclude_hv
	    || event->attr.sample_period)
1209 1210 1211 1212 1213 1214
		return 0;

	if (ppmu->limited_pmc_event(ev))
		return 1;

	/*
1215
	 * The requested event_id isn't on a limited PMC already;
1216 1217 1218 1219 1220 1221 1222 1223
	 * see if any alternative code goes on a limited PMC.
	 */
	if (!ppmu->get_alternatives)
		return 0;

	flags |= PPMU_LIMITED_PMC_OK | PPMU_LIMITED_PMC_REQD;
	n = ppmu->get_alternatives(ev, flags, alt);

1224
	return n > 0;
1225 1226 1227
}

/*
1228 1229 1230
 * Find an alternative event_id that goes on a normal PMC, if possible,
 * and return the event_id code, or 0 if there is no such alternative.
 * (Note: event_id code 0 is "don't count" on all machines.)
1231
 */
1232
static u64 normal_pmc_alternative(u64 ev, unsigned long flags)
1233
{
1234
	u64 alt[MAX_EVENT_ALTERNATIVES];
1235 1236 1237 1238 1239 1240 1241 1242 1243
	int n;

	flags &= ~(PPMU_LIMITED_PMC_OK | PPMU_LIMITED_PMC_REQD);
	n = ppmu->get_alternatives(ev, flags, alt);
	if (!n)
		return 0;
	return alt[0];
}

1244 1245
/* Number of perf_events counting hardware events */
static atomic_t num_events;
1246 1247 1248 1249
/* Used to avoid races in calling reserve/release_pmc_hardware */
static DEFINE_MUTEX(pmc_reserve_mutex);

/*
1250
 * Release the PMU if this is the last perf_event.
1251
 */
1252
static void hw_perf_event_destroy(struct perf_event *event)
1253
{
1254
	if (!atomic_add_unless(&num_events, -1, 1)) {
1255
		mutex_lock(&pmc_reserve_mutex);
1256
		if (atomic_dec_return(&num_events) == 0)
1257 1258 1259 1260 1261
			release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

1262
/*
1263
 * Translate a generic cache event_id config to a raw event_id code.
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
 */
static int hw_perf_cache_event(u64 config, u64 *eventp)
{
	unsigned long type, op, result;
	int ev;

	if (!ppmu->cache_events)
		return -EINVAL;

	/* unpack config */
	type = config & 0xff;
	op = (config >> 8) & 0xff;
	result = (config >> 16) & 0xff;

	if (type >= PERF_COUNT_HW_CACHE_MAX ||
	    op >= PERF_COUNT_HW_CACHE_OP_MAX ||
	    result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	ev = (*ppmu->cache_events)[type][op][result];
	if (ev == 0)
		return -EOPNOTSUPP;
	if (ev == -1)
		return -EINVAL;
	*eventp = ev;
	return 0;
}

1292
static int power_pmu_event_init(struct perf_event *event)
1293
{
1294 1295
	u64 ev;
	unsigned long flags;
1296 1297 1298
	struct perf_event *ctrs[MAX_HWEVENTS];
	u64 events[MAX_HWEVENTS];
	unsigned int cflags[MAX_HWEVENTS];
1299
	int n;
1300
	int err;
1301
	struct cpu_hw_events *cpuhw;
1302 1303

	if (!ppmu)
1304 1305
		return -ENOENT;

1306 1307 1308 1309 1310
	if (has_branch_stack(event)) {
	        /* PMU has BHRB enabled */
		if (!(ppmu->flags & PPMU_BHRB))
			return -EOPNOTSUPP;
	}
1311

1312
	switch (event->attr.type) {
1313
	case PERF_TYPE_HARDWARE:
1314
		ev = event->attr.config;
1315
		if (ev >= ppmu->n_generic || ppmu->generic_events[ev] == 0)
1316
			return -EOPNOTSUPP;
1317
		ev = ppmu->generic_events[ev];
1318 1319
		break;
	case PERF_TYPE_HW_CACHE:
1320
		err = hw_perf_cache_event(event->attr.config, &ev);
1321
		if (err)
1322
			return err;
1323 1324
		break;
	case PERF_TYPE_RAW:
1325
		ev = event->attr.config;
1326
		break;
1327
	default:
1328
		return -ENOENT;
1329
	}
1330

1331 1332
	event->hw.config_base = ev;
	event->hw.idx = 0;
1333

1334 1335 1336
	/*
	 * If we are not running on a hypervisor, force the
	 * exclude_hv bit to 0 so that we don't care what
1337
	 * the user set it to.
1338 1339
	 */
	if (!firmware_has_feature(FW_FEATURE_LPAR))
1340
		event->attr.exclude_hv = 0;
1341 1342

	/*
1343
	 * If this is a per-task event, then we can use
1344 1345 1346 1347 1348
	 * PM_RUN_* events interchangeably with their non RUN_*
	 * equivalents, e.g. PM_RUN_CYC instead of PM_CYC.
	 * XXX we should check if the task is an idle task.
	 */
	flags = 0;
1349
	if (event->attach_state & PERF_ATTACH_TASK)
1350 1351 1352
		flags |= PPMU_ONLY_COUNT_RUN;

	/*
1353 1354
	 * If this machine has limited events, check whether this
	 * event_id could go on a limited event.
1355
	 */
1356
	if (ppmu->flags & PPMU_LIMITED_PMC5_6) {
1357
		if (can_go_on_limited_pmc(event, ev, flags)) {
1358 1359 1360
			flags |= PPMU_LIMITED_PMC_OK;
		} else if (ppmu->limited_pmc_event(ev)) {
			/*
1361
			 * The requested event_id is on a limited PMC,
1362 1363 1364 1365 1366
			 * but we can't use a limited PMC; see if any
			 * alternative goes on a normal PMC.
			 */
			ev = normal_pmc_alternative(ev, flags);
			if (!ev)
1367
				return -EINVAL;
1368 1369 1370
		}
	}

1371 1372
	/*
	 * If this is in a group, check if it can go on with all the
1373
	 * other hardware events in the group.  We assume the event
1374 1375 1376
	 * hasn't been linked into its leader's sibling list at this point.
	 */
	n = 0;
1377
	if (event->group_leader != event) {
1378
		n = collect_events(event->group_leader, ppmu->n_counter - 1,
1379
				   ctrs, events, cflags);
1380
		if (n < 0)
1381
			return -EINVAL;
1382
	}
1383
	events[n] = ev;
1384
	ctrs[n] = event;
1385 1386
	cflags[n] = flags;
	if (check_excludes(ctrs, cflags, n, 1))
1387
		return -EINVAL;
1388

1389
	cpuhw = &get_cpu_var(cpu_hw_events);
1390
	err = power_check_constraints(cpuhw, events, cflags, n + 1);
1391 1392 1393 1394 1395 1396 1397 1398 1399

	if (has_branch_stack(event)) {
		cpuhw->bhrb_filter = ppmu->bhrb_filter_map(
					event->attr.branch_sample_type);

		if(cpuhw->bhrb_filter == -1)
			return -EOPNOTSUPP;
	}

1400
	put_cpu_var(cpu_hw_events);
1401
	if (err)
1402
		return -EINVAL;
1403

1404 1405 1406
	event->hw.config = events[n];
	event->hw.event_base = cflags[n];
	event->hw.last_period = event->hw.sample_period;
1407
	local64_set(&event->hw.period_left, event->hw.last_period);
1408 1409 1410

	/*
	 * See if we need to reserve the PMU.
1411
	 * If no events are currently in use, then we have to take a
1412 1413 1414 1415
	 * mutex to ensure that we don't race with another task doing
	 * reserve_pmc_hardware or release_pmc_hardware.
	 */
	err = 0;
1416
	if (!atomic_inc_not_zero(&num_events)) {
1417
		mutex_lock(&pmc_reserve_mutex);
1418 1419
		if (atomic_read(&num_events) == 0 &&
		    reserve_pmc_hardware(perf_event_interrupt))
1420 1421
			err = -EBUSY;
		else
1422
			atomic_inc(&num_events);
1423 1424
		mutex_unlock(&pmc_reserve_mutex);
	}
1425
	event->destroy = hw_perf_event_destroy;
1426

1427
	return err;
1428 1429
}

1430 1431 1432 1433 1434
static int power_pmu_event_idx(struct perf_event *event)
{
	return event->hw.idx;
}

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
ssize_t power_events_sysfs_show(struct device *dev,
				struct device_attribute *attr, char *page)
{
	struct perf_pmu_events_attr *pmu_attr;

	pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);

	return sprintf(page, "event=0x%02llx\n", pmu_attr->id);
}

1445
struct pmu power_pmu = {
P
Peter Zijlstra 已提交
1446 1447
	.pmu_enable	= power_pmu_enable,
	.pmu_disable	= power_pmu_disable,
1448
	.event_init	= power_pmu_event_init,
P
Peter Zijlstra 已提交
1449 1450 1451 1452
	.add		= power_pmu_add,
	.del		= power_pmu_del,
	.start		= power_pmu_start,
	.stop		= power_pmu_stop,
1453 1454 1455 1456
	.read		= power_pmu_read,
	.start_txn	= power_pmu_start_txn,
	.cancel_txn	= power_pmu_cancel_txn,
	.commit_txn	= power_pmu_commit_txn,
1457
	.event_idx	= power_pmu_event_idx,
1458
	.flush_branch_stack = power_pmu_flush_branch_stack,
1459 1460
};

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
/* Processing BHRB entries */
void power_pmu_bhrb_read(struct cpu_hw_events *cpuhw)
{
	u64 val;
	u64 addr;
	int r_index, u_index, target, pred;

	r_index = 0;
	u_index = 0;
	while (r_index < ppmu->bhrb_nr) {
		/* Assembly read function */
		val = read_bhrb(r_index);

		/* Terminal marker: End of valid BHRB entries */
		if (val == 0) {
			break;
		} else {
			/* BHRB field break up */
			addr = val & BHRB_EA;
			pred = val & BHRB_PREDICTION;
			target = val & BHRB_TARGET;

			/* Probable Missed entry: Not applicable for POWER8 */
			if ((addr == 0) && (target == 0) && (pred == 1)) {
				r_index++;
				continue;
			}

			/* Real Missed entry: Power8 based missed entry */
			if ((addr == 0) && (target == 1) && (pred == 1)) {
				r_index++;
				continue;
			}

			/* Reserved condition: Not a valid entry  */
			if ((addr == 0) && (target == 1) && (pred == 0)) {
				r_index++;
				continue;
			}

			/* Is a target address */
			if (val & BHRB_TARGET) {
				/* First address cannot be a target address */
				if (r_index == 0) {
					r_index++;
					continue;
				}

				/* Update target address for the previous entry */
				cpuhw->bhrb_entries[u_index - 1].to = addr;
				cpuhw->bhrb_entries[u_index - 1].mispred = pred;
				cpuhw->bhrb_entries[u_index - 1].predicted = ~pred;

				/* Dont increment u_index */
				r_index++;
			} else {
				/* Update address, flags for current entry */
				cpuhw->bhrb_entries[u_index].from = addr;
				cpuhw->bhrb_entries[u_index].mispred = pred;
				cpuhw->bhrb_entries[u_index].predicted = ~pred;

				/* Successfully popullated one entry */
				u_index++;
				r_index++;
			}
		}
	}
	cpuhw->bhrb_stack.nr = u_index;
	return;
}
1531

1532
/*
I
Ingo Molnar 已提交
1533
 * A counter has overflowed; update its count and record
1534 1535 1536
 * things if requested.  Note that interrupts are hard-disabled
 * here so there is no possibility of being interrupted.
 */
1537
static void record_and_restart(struct perf_event *event, unsigned long val,
1538
			       struct pt_regs *regs)
1539
{
1540
	u64 period = event->hw.sample_period;
1541 1542 1543
	s64 prev, delta, left;
	int record = 0;

P
Peter Zijlstra 已提交
1544 1545 1546 1547 1548
	if (event->hw.state & PERF_HES_STOPPED) {
		write_pmc(event->hw.idx, 0);
		return;
	}

1549
	/* we don't have to worry about interrupts here */
1550
	prev = local64_read(&event->hw.prev_count);
1551
	delta = check_and_compute_delta(prev, val);
1552
	local64_add(delta, &event->count);
1553 1554

	/*
1555
	 * See if the total period for this event has expired,
1556 1557 1558
	 * and update for the next period.
	 */
	val = 0;
1559
	left = local64_read(&event->hw.period_left) - delta;
1560 1561
	if (delta == 0)
		left++;
1562
	if (period) {
1563
		if (left <= 0) {
1564
			left += period;
1565
			if (left <= 0)
1566
				left = period;
1567
			record = siar_valid(regs);
1568
			event->hw.last_period = event->hw.sample_period;
1569
		}
1570 1571
		if (left < 0x80000000LL)
			val = 0x80000000LL - left;
1572 1573
	}

P
Peter Zijlstra 已提交
1574 1575 1576 1577 1578
	write_pmc(event->hw.idx, val);
	local64_set(&event->hw.prev_count, val);
	local64_set(&event->hw.period_left, left);
	perf_event_update_userpage(event);

1579 1580 1581
	/*
	 * Finally record data if requested.
	 */
1582
	if (record) {
1583 1584
		struct perf_sample_data data;

1585
		perf_sample_data_init(&data, ~0ULL, event->hw.last_period);
1586

1587
		if (event->attr.sample_type & PERF_SAMPLE_ADDR)
1588 1589
			perf_get_data_addr(regs, &data.addr);

1590 1591 1592 1593 1594 1595 1596
		if (event->attr.sample_type & PERF_SAMPLE_BRANCH_STACK) {
			struct cpu_hw_events *cpuhw;
			cpuhw = &__get_cpu_var(cpu_hw_events);
			power_pmu_bhrb_read(cpuhw);
			data.br_stack = &cpuhw->bhrb_stack;
		}

1597
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1598
			power_pmu_stop(event, 0);
1599 1600 1601 1602 1603
	}
}

/*
 * Called from generic code to get the misc flags (i.e. processor mode)
1604
 * for an event_id.
1605 1606 1607
 */
unsigned long perf_misc_flags(struct pt_regs *regs)
{
1608
	u32 flags = perf_get_misc_flags(regs);
1609

1610 1611
	if (flags)
		return flags;
1612 1613
	return user_mode(regs) ? PERF_RECORD_MISC_USER :
		PERF_RECORD_MISC_KERNEL;
1614 1615 1616 1617
}

/*
 * Called from generic code to get the instruction pointer
1618
 * for an event_id.
1619 1620 1621
 */
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
1622
	bool use_siar = regs_use_siar(regs);
1623

1624
	if (use_siar && siar_valid(regs))
1625
		return mfspr(SPRN_SIAR) + perf_ip_adjust(regs);
1626 1627
	else if (use_siar)
		return 0;		// no valid instruction pointer
1628
	else
1629
		return regs->nip;
1630 1631
}

1632
static bool pmc_overflow_power7(unsigned long val)
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
{
	/*
	 * Events on POWER7 can roll back if a speculative event doesn't
	 * eventually complete. Unfortunately in some rare cases they will
	 * raise a performance monitor exception. We need to catch this to
	 * ensure we reset the PMC. In all cases the PMC will be 256 or less
	 * cycles from overflow.
	 *
	 * We only do this if the first pass fails to find any overflowing
	 * PMCs because a user might set a period of less than 256 and we
	 * don't want to mistakenly reset them.
	 */
1645 1646 1647 1648 1649 1650 1651 1652 1653
	if ((0x80000000 - val) <= 256)
		return true;

	return false;
}

static bool pmc_overflow(unsigned long val)
{
	if ((int)val < 0)
1654 1655 1656 1657 1658
		return true;

	return false;
}

1659 1660 1661
/*
 * Performance monitor interrupt stuff
 */
1662
static void perf_event_interrupt(struct pt_regs *regs)
1663
{
1664
	int i, j;
1665 1666
	struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
1667 1668
	unsigned long val[8];
	int found, active;
1669 1670
	int nmi;

1671
	if (cpuhw->n_limited)
1672
		freeze_limited_counters(cpuhw, mfspr(SPRN_PMC5),
1673 1674
					mfspr(SPRN_PMC6));

1675
	perf_read_regs(regs);
1676

1677
	nmi = perf_intr_is_nmi(regs);
1678 1679 1680 1681
	if (nmi)
		nmi_enter();
	else
		irq_enter();
1682

1683 1684 1685 1686 1687 1688 1689 1690
	/* Read all the PMCs since we'll need them a bunch of times */
	for (i = 0; i < ppmu->n_counter; ++i)
		val[i] = read_pmc(i + 1);

	/* Try to find what caused the IRQ */
	found = 0;
	for (i = 0; i < ppmu->n_counter; ++i) {
		if (!pmc_overflow(val[i]))
1691
			continue;
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
		if (is_limited_pmc(i + 1))
			continue; /* these won't generate IRQs */
		/*
		 * We've found one that's overflowed.  For active
		 * counters we need to log this.  For inactive
		 * counters, we need to reset it anyway
		 */
		found = 1;
		active = 0;
		for (j = 0; j < cpuhw->n_events; ++j) {
			event = cpuhw->event[j];
			if (event->hw.idx == (i + 1)) {
				active = 1;
				record_and_restart(event, val[i], regs);
				break;
			}
1708
		}
1709 1710 1711
		if (!active)
			/* reset non active counters that have overflowed */
			write_pmc(i + 1, 0);
1712
	}
1713 1714 1715 1716 1717
	if (!found && pvr_version_is(PVR_POWER7)) {
		/* check active counters for special buggy p7 overflow */
		for (i = 0; i < cpuhw->n_events; ++i) {
			event = cpuhw->event[i];
			if (!event->hw.idx || is_limited_pmc(event->hw.idx))
1718
				continue;
1719 1720 1721 1722 1723 1724 1725
			if (pmc_overflow_power7(val[event->hw.idx - 1])) {
				/* event has overflowed in a buggy way*/
				found = 1;
				record_and_restart(event,
						   val[event->hw.idx - 1],
						   regs);
			}
1726 1727
		}
	}
1728 1729
	if ((!found) && printk_ratelimit())
		printk(KERN_WARNING "Can't find PMC that caused IRQ\n");
1730 1731 1732

	/*
	 * Reset MMCR0 to its normal value.  This will set PMXE and
I
Ingo Molnar 已提交
1733
	 * clear FC (freeze counters) and PMAO (perf mon alert occurred)
1734
	 * and thus allow interrupts to occur again.
1735
	 * XXX might want to use MSR.PM to keep the events frozen until
1736 1737
	 * we get back out of this interrupt.
	 */
1738
	write_mmcr0(cpuhw, cpuhw->mmcr[0]);
1739

1740 1741 1742
	if (nmi)
		nmi_exit();
	else
1743
		irq_exit();
1744 1745
}

1746
static void power_pmu_setup(int cpu)
1747
{
1748
	struct cpu_hw_events *cpuhw = &per_cpu(cpu_hw_events, cpu);
1749

1750 1751
	if (!ppmu)
		return;
1752 1753 1754 1755
	memset(cpuhw, 0, sizeof(*cpuhw));
	cpuhw->mmcr[0] = MMCR0_FC;
}

1756
static int __cpuinit
1757
power_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
{
	unsigned int cpu = (long)hcpu;

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		power_pmu_setup(cpu);
		break;

	default:
		break;
	}

	return NOTIFY_OK;
}

1773
int __cpuinit register_power_pmu(struct power_pmu *pmu)
1774
{
1775 1776 1777 1778 1779 1780
	if (ppmu)
		return -EBUSY;		/* something's already registered */

	ppmu = pmu;
	pr_info("%s performance monitor hardware support registered\n",
		pmu->name);
1781

1782 1783
	power_pmu.attr_groups = ppmu->attr_groups;

1784
#ifdef MSR_HV
1785 1786 1787 1788
	/*
	 * Use FCHV to ignore kernel events if MSR.HV is set.
	 */
	if (mfmsr() & MSR_HV)
1789
		freeze_events_kernel = MMCR0_FCHV;
1790
#endif /* CONFIG_PPC64 */
1791

P
Peter Zijlstra 已提交
1792
	perf_pmu_register(&power_pmu, "cpu", PERF_TYPE_RAW);
1793 1794
	perf_cpu_notifier(power_pmu_notifier);

1795 1796
	return 0;
}