imx51.dtsi 17.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright 2011 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

/include/ "skeleton.dtsi"

/ {
	aliases {
17 18 19
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
S
Shawn Guo 已提交
20 21 22 23
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
	};

	tzic: tz-interrupt-controller@e0000000 {
		compatible = "fsl,imx51-tzic", "fsl,tzic";
		interrupt-controller;
		#interrupt-cells = <1>;
		reg = <0xe0000000 0x4000>;
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		ckil {
			compatible = "fsl,imx-ckil", "fixed-clock";
			clock-frequency = <32768>;
		};

		ckih1 {
			compatible = "fsl,imx-ckih1", "fixed-clock";
			clock-frequency = <22579200>;
		};

		ckih2 {
			compatible = "fsl,imx-ckih2", "fixed-clock";
			clock-frequency = <0>;
		};

		osc {
			compatible = "fsl,imx-osc", "fixed-clock";
			clock-frequency = <24000000>;
		};
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
		interrupt-parent = <&tzic>;
		ranges;

S
Sascha Hauer 已提交
65 66 67 68 69 70 71
		ipu: ipu@40000000 {
			#crtc-cells = <1>;
			compatible = "fsl,imx51-ipu";
			reg = <0x40000000 0x20000000>;
			interrupts = <11 10>;
		};

72 73 74 75 76 77 78 79 80 81 82 83 84 85
		aips@70000000 { /* AIPS1 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x70000000 0x10000000>;
			ranges;

			spba@70000000 {
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x70000000 0x40000>;
				ranges;

86
				esdhc1: esdhc@70004000 {
87 88 89
					compatible = "fsl,imx51-esdhc";
					reg = <0x70004000 0x4000>;
					interrupts = <1>;
90 91
					clocks = <&clks 44>, <&clks 0>, <&clks 71>;
					clock-names = "ipg", "ahb", "per";
92 93 94
					status = "disabled";
				};

95
				esdhc2: esdhc@70008000 {
96 97 98
					compatible = "fsl,imx51-esdhc";
					reg = <0x70008000 0x4000>;
					interrupts = <2>;
99 100
					clocks = <&clks 45>, <&clks 0>, <&clks 72>;
					clock-names = "ipg", "ahb", "per";
101
					bus-width = <4>;
102 103 104
					status = "disabled";
				};

105
				uart3: serial@7000c000 {
106 107 108
					compatible = "fsl,imx51-uart", "fsl,imx21-uart";
					reg = <0x7000c000 0x4000>;
					interrupts = <33>;
109 110
					clocks = <&clks 32>, <&clks 33>;
					clock-names = "ipg", "per";
111 112 113
					status = "disabled";
				};

114
				ecspi1: ecspi@70010000 {
115 116 117 118 119
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx51-ecspi";
					reg = <0x70010000 0x4000>;
					interrupts = <36>;
120 121
					clocks = <&clks 51>, <&clks 52>;
					clock-names = "ipg", "per";
122 123 124
					status = "disabled";
				};

125 126 127 128
				ssi2: ssi@70014000 {
					compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
					reg = <0x70014000 0x4000>;
					interrupts = <30>;
129
					clocks = <&clks 49>;
130 131 132 133 134
					fsl,fifo-depth = <15>;
					fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
					status = "disabled";
				};

135
				esdhc3: esdhc@70020000 {
136 137 138
					compatible = "fsl,imx51-esdhc";
					reg = <0x70020000 0x4000>;
					interrupts = <3>;
139 140
					clocks = <&clks 46>, <&clks 0>, <&clks 73>;
					clock-names = "ipg", "ahb", "per";
141
					bus-width = <4>;
142 143 144
					status = "disabled";
				};

145
				esdhc4: esdhc@70024000 {
146 147 148
					compatible = "fsl,imx51-esdhc";
					reg = <0x70024000 0x4000>;
					interrupts = <4>;
149 150
					clocks = <&clks 47>, <&clks 0>, <&clks 74>;
					clock-names = "ipg", "ahb", "per";
151
					bus-width = <4>;
152 153 154 155
					status = "disabled";
				};
			};

156
			usbotg: usb@73f80000 {
157 158 159 160 161 162
				compatible = "fsl,imx51-usb", "fsl,imx27-usb";
				reg = <0x73f80000 0x0200>;
				interrupts = <18>;
				status = "disabled";
			};

163
			usbh1: usb@73f80200 {
164 165 166 167 168 169
				compatible = "fsl,imx51-usb", "fsl,imx27-usb";
				reg = <0x73f80200 0x0200>;
				interrupts = <14>;
				status = "disabled";
			};

170
			usbh2: usb@73f80400 {
171 172 173 174 175 176
				compatible = "fsl,imx51-usb", "fsl,imx27-usb";
				reg = <0x73f80400 0x0200>;
				interrupts = <16>;
				status = "disabled";
			};

177
			usbh3: usb@73f80600 {
178 179 180 181 182 183
				compatible = "fsl,imx51-usb", "fsl,imx27-usb";
				reg = <0x73f80600 0x0200>;
				interrupts = <17>;
				status = "disabled";
			};

184
			gpio1: gpio@73f84000 {
185
				compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
186 187 188 189 190
				reg = <0x73f84000 0x4000>;
				interrupts = <50 51>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
191
				#interrupt-cells = <2>;
192 193
			};

194
			gpio2: gpio@73f88000 {
195
				compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
196 197 198 199 200
				reg = <0x73f88000 0x4000>;
				interrupts = <52 53>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
201
				#interrupt-cells = <2>;
202 203
			};

204
			gpio3: gpio@73f8c000 {
205
				compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
206 207 208 209 210
				reg = <0x73f8c000 0x4000>;
				interrupts = <54 55>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
211
				#interrupt-cells = <2>;
212 213
			};

214
			gpio4: gpio@73f90000 {
215
				compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
216 217 218 219 220
				reg = <0x73f90000 0x4000>;
				interrupts = <56 57>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
221
				#interrupt-cells = <2>;
222 223
			};

L
Liu Ying 已提交
224 225 226 227 228 229 230 231
			kpp: kpp@73f94000 {
				compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
				reg = <0x73f94000 0x4000>;
				interrupts = <60>;
				clocks = <&clks 0>;
				status = "disabled";
			};

232
			wdog1: wdog@73f98000 {
233 234 235
				compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
				reg = <0x73f98000 0x4000>;
				interrupts = <58>;
236
				clocks = <&clks 0>;
237 238
			};

239
			wdog2: wdog@73f9c000 {
240 241 242
				compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
				reg = <0x73f9c000 0x4000>;
				interrupts = <59>;
243
				clocks = <&clks 0>;
244 245 246
				status = "disabled";
			};

247
			iomuxc: iomuxc@73fa8000 {
248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
				compatible = "fsl,imx51-iomuxc";
				reg = <0x73fa8000 0x4000>;

				audmux {
					pinctrl_audmux_1: audmuxgrp-1 {
						fsl,pins = <
							384 0x80000000	/* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */
							386 0x80000000	/* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */
							389 0x80000000	/* MX51_PAD_AUD3_BB_CK__AUD3_TXC */
							391 0x80000000	/* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */
						>;
					};
				};

				fec {
					pinctrl_fec_1: fecgrp-1 {
						fsl,pins = <
							128 0x80000000	/* MX51_PAD_EIM_EB2__FEC_MDIO */
							134 0x80000000	/* MX51_PAD_EIM_EB3__FEC_RDATA1 */
							146 0x80000000	/* MX51_PAD_EIM_CS2__FEC_RDATA2 */
							152 0x80000000	/* MX51_PAD_EIM_CS3__FEC_RDATA3 */
							158 0x80000000	/* MX51_PAD_EIM_CS4__FEC_RX_ER */
							165 0x80000000	/* MX51_PAD_EIM_CS5__FEC_CRS */
							206 0x80000000	/* MX51_PAD_NANDF_RB2__FEC_COL */
							213 0x80000000	/* MX51_PAD_NANDF_RB3__FEC_RX_CLK */
							293 0x80000000	/* MX51_PAD_NANDF_D9__FEC_RDATA0 */
							298 0x80000000	/* MX51_PAD_NANDF_D8__FEC_TDATA0 */
							225 0x80000000	/* MX51_PAD_NANDF_CS2__FEC_TX_ER */
							231 0x80000000	/* MX51_PAD_NANDF_CS3__FEC_MDC */
							237 0x80000000	/* MX51_PAD_NANDF_CS4__FEC_TDATA1 */
							243 0x80000000	/* MX51_PAD_NANDF_CS5__FEC_TDATA2 */
							250 0x80000000	/* MX51_PAD_NANDF_CS6__FEC_TDATA3 */
							255 0x80000000	/* MX51_PAD_NANDF_CS7__FEC_TX_EN */
							260 0x80000000	/* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */
						>;
					};
L
Laurent Cans 已提交
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306

					pinctrl_fec_2: fecgrp-2 {
						fsl,pins = <
							589 0x80000000 /* MX51_PAD_DI_GP3__FEC_TX_ER */
							592 0x80000000 /* MX51_PAD_DI2_PIN4__FEC_CRS */
							594 0x80000000 /* MX51_PAD_DI2_PIN2__FEC_MDC */
							596 0x80000000 /* MX51_PAD_DI2_PIN3__FEC_MDIO */
							598 0x80000000 /* MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 */
							602 0x80000000 /* MX51_PAD_DI_GP4__FEC_RDATA2 */
							604 0x80000000 /* MX51_PAD_DISP2_DAT0__FEC_RDATA3 */
							609 0x80000000 /* MX51_PAD_DISP2_DAT1__FEC_RX_ER */
							618 0x80000000 /* MX51_PAD_DISP2_DAT6__FEC_TDATA1 */
							623 0x80000000 /* MX51_PAD_DISP2_DAT7__FEC_TDATA2 */
							628 0x80000000 /* MX51_PAD_DISP2_DAT8__FEC_TDATA3 */
							634 0x80000000 /* MX51_PAD_DISP2_DAT9__FEC_TX_EN */
							639 0x80000000 /* MX51_PAD_DISP2_DAT10__FEC_COL */
							644 0x80000000 /* MX51_PAD_DISP2_DAT11__FEC_RX_CLK */
							649 0x80000000 /* MX51_PAD_DISP2_DAT12__FEC_RX_DV */
							653 0x80000000 /* MX51_PAD_DISP2_DAT13__FEC_TX_CLK */
							657 0x80000000 /* MX51_PAD_DISP2_DAT14__FEC_RDATA0 */
							662 0x80000000 /* MX51_PAD_DISP2_DAT15__FEC_TDATA0 */
						>;
					};
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
				};

				ecspi1 {
					pinctrl_ecspi1_1: ecspi1grp-1 {
						fsl,pins = <
							398 0x185	/* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */
							394 0x185	/* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */
							409 0x185	/* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */
						>;
					};
				};

				esdhc1 {
					pinctrl_esdhc1_1: esdhc1grp-1 {
						fsl,pins = <
							666 0x400020d5	/* MX51_PAD_SD1_CMD__SD1_CMD */
							669 0x20d5	/* MX51_PAD_SD1_CLK__SD1_CLK */
							672 0x20d5	/* MX51_PAD_SD1_DATA0__SD1_DATA0 */
							678 0x20d5	/* MX51_PAD_SD1_DATA1__SD1_DATA1 */
							684 0x20d5	/* MX51_PAD_SD1_DATA2__SD1_DATA2 */
							691 0x20d5	/* MX51_PAD_SD1_DATA3__SD1_DATA3 */
						>;
					};
				};

				esdhc2 {
					pinctrl_esdhc2_1: esdhc2grp-1 {
						fsl,pins = <
							704 0x400020d5	/* MX51_PAD_SD2_CMD__SD2_CMD */
							707 0x20d5	/* MX51_PAD_SD2_CLK__SD2_CLK */
							710 0x20d5	/* MX51_PAD_SD2_DATA0__SD2_DATA0 */
							712 0x20d5	/* MX51_PAD_SD2_DATA1__SD2_DATA1 */
							715 0x20d5	/* MX51_PAD_SD2_DATA2__SD2_DATA2 */
							719 0x20d5	/* MX51_PAD_SD2_DATA3__SD2_DATA3 */
						>;
					};
				};

				i2c2 {
					pinctrl_i2c2_1: i2c2grp-1 {
						fsl,pins = <
							449 0x400001ed	/* MX51_PAD_KEY_COL4__I2C2_SCL */
							454 0x400001ed	/* MX51_PAD_KEY_COL5__I2C2_SDA */
						>;
					};
				};

S
Sascha Hauer 已提交
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
				ipu_disp1 {
					pinctrl_ipu_disp1_1: ipudisp1grp-1 {
						fsl,pins = <
							528 0x5 /* MX51_PAD_DISP1_DAT0__DISP1_DAT0 */
							529 0x5 /* MX51_PAD_DISP1_DAT1__DISP1_DAT1 */
							530 0x5 /* MX51_PAD_DISP1_DAT2__DISP1_DAT2 */
							531 0x5 /* MX51_PAD_DISP1_DAT3__DISP1_DAT3 */
							532 0x5 /* MX51_PAD_DISP1_DAT4__DISP1_DAT4 */
							533 0x5 /* MX51_PAD_DISP1_DAT5__DISP1_DAT5 */
							535 0x5 /* MX51_PAD_DISP1_DAT6__DISP1_DAT6 */
							537 0x5 /* MX51_PAD_DISP1_DAT7__DISP1_DAT7 */
							539 0x5 /* MX51_PAD_DISP1_DAT8__DISP1_DAT8 */
							541 0x5 /* MX51_PAD_DISP1_DAT9__DISP1_DAT9 */
							543 0x5 /* MX51_PAD_DISP1_DAT10__DISP1_DAT10 */
							545 0x5 /* MX51_PAD_DISP1_DAT11__DISP1_DAT11 */
							547 0x5 /* MX51_PAD_DISP1_DAT12__DISP1_DAT12 */
							549 0x5 /* MX51_PAD_DISP1_DAT13__DISP1_DAT13 */
							551 0x5 /* MX51_PAD_DISP1_DAT14__DISP1_DAT14 */
							553 0x5 /* MX51_PAD_DISP1_DAT15__DISP1_DAT15 */
							555 0x5 /* MX51_PAD_DISP1_DAT16__DISP1_DAT16 */
							557 0x5 /* MX51_PAD_DISP1_DAT17__DISP1_DAT17 */
							559 0x5 /* MX51_PAD_DISP1_DAT18__DISP1_DAT18 */
							563 0x5 /* MX51_PAD_DISP1_DAT19__DISP1_DAT19 */
							567 0x5 /* MX51_PAD_DISP1_DAT20__DISP1_DAT20 */
							571 0x5 /* MX51_PAD_DISP1_DAT21__DISP1_DAT21 */
							575 0x5 /* MX51_PAD_DISP1_DAT22__DISP1_DAT22 */
							579 0x5 /* MX51_PAD_DISP1_DAT23__DISP1_DAT23 */
							584 0x5 /* MX51_PAD_DI1_PIN2__DI1_PIN2 (hsync) */
							583 0x5 /* MX51_PAD_DI1_PIN3__DI1_PIN3 (vsync) */
						>;
					};
				};

				ipu_disp2 {
					pinctrl_ipu_disp2_1: ipudisp2grp-1 {
						fsl,pins = <
							603 0x5 /* MX51_PAD_DISP2_DAT0__DISP2_DAT0 */
							608 0x5 /* MX51_PAD_DISP2_DAT1__DISP2_DAT1 */
							613 0x5 /* MX51_PAD_DISP2_DAT2__DISP2_DAT2 */
							614 0x5 /* MX51_PAD_DISP2_DAT3__DISP2_DAT3 */
							615 0x5 /* MX51_PAD_DISP2_DAT4__DISP2_DAT4 */
							616 0x5 /* MX51_PAD_DISP2_DAT5__DISP2_DAT5 */
							617 0x5 /* MX51_PAD_DISP2_DAT6__DISP2_DAT6 */
							622 0x5 /* MX51_PAD_DISP2_DAT7__DISP2_DAT7 */
							627 0x5 /* MX51_PAD_DISP2_DAT8__DISP2_DAT8 */
							633 0x5 /* MX51_PAD_DISP2_DAT9__DISP2_DAT9 */
							637 0x5 /* MX51_PAD_DISP2_DAT10__DISP2_DAT10 */
							643 0x5 /* MX51_PAD_DISP2_DAT11__DISP2_DAT11 */
							648 0x5 /* MX51_PAD_DISP2_DAT12__DISP2_DAT12 */
							652 0x5 /* MX51_PAD_DISP2_DAT13__DISP2_DAT13 */
							656 0x5 /* MX51_PAD_DISP2_DAT14__DISP2_DAT14 */
							661 0x5 /* MX51_PAD_DISP2_DAT15__DISP2_DAT15 */
							593 0x5 /* MX51_PAD_DI2_PIN2__DI2_PIN2 (hsync) */
							595 0x5 /* MX51_PAD_DI2_PIN3__DI2_PIN3 (vsync) */
							597 0x5 /* MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK */
							599 0x5 /* MX51_PAD_DI_GP4__DI2_PIN15 */
						>;
					};
				};

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
				uart1 {
					pinctrl_uart1_1: uart1grp-1 {
						fsl,pins = <
							413 0x1c5	/* MX51_PAD_UART1_RXD__UART1_RXD */
							416 0x1c5	/* MX51_PAD_UART1_TXD__UART1_TXD */
							418 0x1c5	/* MX51_PAD_UART1_RTS__UART1_RTS */
							420 0x1c5	/* MX51_PAD_UART1_CTS__UART1_CTS */
						>;
					};
				};

				uart2 {
					pinctrl_uart2_1: uart2grp-1 {
						fsl,pins = <
							423 0x1c5	/* MX51_PAD_UART2_RXD__UART2_RXD */
							426 0x1c5	/* MX51_PAD_UART2_TXD__UART2_TXD */
						>;
					};
				};

				uart3 {
					pinctrl_uart3_1: uart3grp-1 {
						fsl,pins = <
							54 0x1c5	/* MX51_PAD_EIM_D25__UART3_RXD */
							59 0x1c5	/* MX51_PAD_EIM_D26__UART3_TXD */
							65 0x1c5	/* MX51_PAD_EIM_D27__UART3_RTS */
							49 0x1c5	/* MX51_PAD_EIM_D24__UART3_CTS */
						>;
					};
L
Laurent Cans 已提交
443 444 445 446 447 448 449

					pinctrl_uart3_2: uart3grp-2 {
						fsl,pins = <
							434 0x1c5	/* MX51_PAD_UART3_RXD__UART3_RXD */
							430 0x1c5	/* MX51_PAD_UART3_TXD__UART3_TXD */
						>;
					};
450
				};
L
Liu Ying 已提交
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465

				kpp {
					pinctrl_kpp_1: kppgrp-1 {
						fsl,pins = <
							438 0xe0	/* MX51_PAD_KEY_ROW0__KEY_ROW0 */
							439 0xe0	/* MX51_PAD_KEY_ROW1__KEY_ROW1 */
							440 0xe0	/* MX51_PAD_KEY_ROW2__KEY_ROW2 */
							441 0xe0	/* MX51_PAD_KEY_ROW3__KEY_ROW3 */
							442 0xe8	/* MX51_PAD_KEY_COL0__KEY_COL0 */
							444 0xe8	/* MX51_PAD_KEY_COL1__KEY_COL1 */
							446 0xe8	/* MX51_PAD_KEY_COL2__KEY_COL2 */
							448 0xe8	/* MX51_PAD_KEY_COL3__KEY_COL3 */
						>;
					};
				};
466 467
			};

S
Sascha Hauer 已提交
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
			pwm1: pwm@73fb4000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
				reg = <0x73fb4000 0x4000>;
				clocks = <&clks 37>, <&clks 38>;
				clock-names = "ipg", "per";
				interrupts = <61>;
			};

			pwm2: pwm@73fb8000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
				reg = <0x73fb8000 0x4000>;
				clocks = <&clks 39>, <&clks 40>;
				clock-names = "ipg", "per";
				interrupts = <94>;
			};

486
			uart1: serial@73fbc000 {
487 488 489
				compatible = "fsl,imx51-uart", "fsl,imx21-uart";
				reg = <0x73fbc000 0x4000>;
				interrupts = <31>;
490 491
				clocks = <&clks 28>, <&clks 29>;
				clock-names = "ipg", "per";
492 493 494
				status = "disabled";
			};

495
			uart2: serial@73fc0000 {
496 497 498
				compatible = "fsl,imx51-uart", "fsl,imx21-uart";
				reg = <0x73fc0000 0x4000>;
				interrupts = <32>;
499 500
				clocks = <&clks 30>, <&clks 31>;
				clock-names = "ipg", "per";
501 502
				status = "disabled";
			};
503 504 505 506 507 508 509

			clks: ccm@73fd4000{
				compatible = "fsl,imx51-ccm";
				reg = <0x73fd4000 0x4000>;
				interrupts = <0 71 0x04 0 72 0x04>;
				#clock-cells = <1>;
			};
510 511 512 513 514 515 516 517 518
		};

		aips@80000000 {	/* AIPS2 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x80000000 0x10000000>;
			ranges;

519
			ecspi2: ecspi@83fac000 {
520 521 522 523 524
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx51-ecspi";
				reg = <0x83fac000 0x4000>;
				interrupts = <37>;
525 526
				clocks = <&clks 53>, <&clks 54>;
				clock-names = "ipg", "per";
527 528 529
				status = "disabled";
			};

530
			sdma: sdma@83fb0000 {
531 532 533
				compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
				reg = <0x83fb0000 0x4000>;
				interrupts = <6>;
534 535
				clocks = <&clks 56>, <&clks 56>;
				clock-names = "ipg", "ahb";
536
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
537 538
			};

539
			cspi: cspi@83fc0000 {
540 541 542 543 544
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
				reg = <0x83fc0000 0x4000>;
				interrupts = <38>;
545 546
				clocks = <&clks 55>, <&clks 0>;
				clock-names = "ipg", "per";
547 548 549
				status = "disabled";
			};

550
			i2c2: i2c@83fc4000 {
551 552
				#address-cells = <1>;
				#size-cells = <0>;
553
				compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
554 555
				reg = <0x83fc4000 0x4000>;
				interrupts = <63>;
556
				clocks = <&clks 35>;
557 558 559
				status = "disabled";
			};

560
			i2c1: i2c@83fc8000 {
561 562
				#address-cells = <1>;
				#size-cells = <0>;
563
				compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
564 565
				reg = <0x83fc8000 0x4000>;
				interrupts = <62>;
566
				clocks = <&clks 34>;
567 568 569
				status = "disabled";
			};

570 571 572 573
			ssi1: ssi@83fcc000 {
				compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
				reg = <0x83fcc000 0x4000>;
				interrupts = <29>;
574
				clocks = <&clks 48>;
575 576 577 578 579
				fsl,fifo-depth = <15>;
				fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
				status = "disabled";
			};

580
			audmux: audmux@83fd0000 {
581 582 583 584 585
				compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
				reg = <0x83fd0000 0x4000>;
				status = "disabled";
			};

586
			nfc: nand@83fdb000 {
587 588 589
				compatible = "fsl,imx51-nand";
				reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
				interrupts = <8>;
590
				clocks = <&clks 60>;
591 592 593
				status = "disabled";
			};

594 595 596 597
			ssi3: ssi@83fe8000 {
				compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
				reg = <0x83fe8000 0x4000>;
				interrupts = <96>;
598
				clocks = <&clks 50>;
599 600 601 602 603
				fsl,fifo-depth = <15>;
				fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
				status = "disabled";
			};

604
			fec: ethernet@83fec000 {
605 606 607
				compatible = "fsl,imx51-fec", "fsl,imx27-fec";
				reg = <0x83fec000 0x4000>;
				interrupts = <87>;
608 609
				clocks = <&clks 42>, <&clks 42>, <&clks 42>;
				clock-names = "ipg", "ahb", "ptp";
610 611 612 613 614
				status = "disabled";
			};
		};
	};
};