irq_vectors.h 4.8 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_IRQ_VECTORS_H
#define _ASM_X86_IRQ_VECTORS_H
3

I
Ingo Molnar 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Linux IRQ vector layout.
 *
 * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can
 * be defined by Linux. They are used as a jump table by the CPU when a
 * given vector is triggered - by a CPU-external, CPU-internal or
 * software-triggered event.
 *
 * Linux sets the kernel code address each entry jumps to early during
 * bootup, and never changes them. This is the general layout of the
 * IDT entries:
 *
 *  Vectors   0 ...  31 : system traps and exceptions - hardcoded events
 *  Vectors  32 ... 127 : device interrupts
 *  Vector  128         : legacy int80 syscall interface
 *  Vectors 129 ... 237 : device interrupts
 *  Vectors 238 ... 255 : special interrupts
 *
 * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table.
 *
 * This file enumerates the exact layout of them:
 */

#define NMI_VECTOR			0x02
A
Andi Kleen 已提交
28
#define MCE_VECTOR			0x12
29 30 31 32 33

/*
 * IDT vectors usable for external interrupt sources start
 * at 0x20:
 */
I
Ingo Molnar 已提交
34
#define FIRST_EXTERNAL_VECTOR		0x20
35 36

#ifdef CONFIG_X86_32
I
Ingo Molnar 已提交
37
# define SYSCALL_VECTOR			0x80
38
# define IA32_SYSCALL_VECTOR		0x80
39
#else
I
Ingo Molnar 已提交
40
# define IA32_SYSCALL_VECTOR		0x80
41 42 43 44
#endif

/*
 * Reserve the lowest usable priority level 0x20 - 0x2f for triggering
45
 * cleanup after irq migration.
46
 */
I
Ingo Molnar 已提交
47
#define IRQ_MOVE_CLEANUP_VECTOR		FIRST_EXTERNAL_VECTOR
48 49

/*
50
 * Vectors 0x30-0x3f are used for ISA interrupts.
51
 */
I
Ingo Molnar 已提交
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
#define IRQ0_VECTOR			(FIRST_EXTERNAL_VECTOR + 0x10)

#define IRQ1_VECTOR			(IRQ0_VECTOR +  1)
#define IRQ2_VECTOR			(IRQ0_VECTOR +  2)
#define IRQ3_VECTOR			(IRQ0_VECTOR +  3)
#define IRQ4_VECTOR			(IRQ0_VECTOR +  4)
#define IRQ5_VECTOR			(IRQ0_VECTOR +  5)
#define IRQ6_VECTOR			(IRQ0_VECTOR +  6)
#define IRQ7_VECTOR			(IRQ0_VECTOR +  7)
#define IRQ8_VECTOR			(IRQ0_VECTOR +  8)
#define IRQ9_VECTOR			(IRQ0_VECTOR +  9)
#define IRQ10_VECTOR			(IRQ0_VECTOR + 10)
#define IRQ11_VECTOR			(IRQ0_VECTOR + 11)
#define IRQ12_VECTOR			(IRQ0_VECTOR + 12)
#define IRQ13_VECTOR			(IRQ0_VECTOR + 13)
#define IRQ14_VECTOR			(IRQ0_VECTOR + 14)
#define IRQ15_VECTOR			(IRQ0_VECTOR + 15)
69 70 71 72 73 74 75 76

/*
 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
 *
 *  some of the following vectors are 'rare', they are merged
 *  into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
 *  TLB, reschedule and local APIC vectors are performance-critical.
 */
T
Tejun Heo 已提交
77

78
#define SPURIOUS_APIC_VECTOR		0xff
79 80 81 82 83 84 85
/*
 * Sanity check
 */
#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
# error SPURIOUS_APIC_VECTOR definition error
#endif

86 87 88 89 90
#define ERROR_APIC_VECTOR		0xfe
#define RESCHEDULE_VECTOR		0xfd
#define CALL_FUNCTION_VECTOR		0xfc
#define CALL_FUNCTION_SINGLE_VECTOR	0xfb
#define THERMAL_APIC_VECTOR		0xfa
91
#define THRESHOLD_APIC_VECTOR		0xf9
92
#define REBOOT_VECTOR			0xf8
93

94 95 96
/* f0-f7 used for spreading out TLB flushes: */
#define INVALIDATE_TLB_VECTOR_END	0xf7
#define INVALIDATE_TLB_VECTOR_START	0xf0
I
Ingo Molnar 已提交
97
#define NUM_INVALIDATE_TLB_VECTORS	   8
98 99 100 101 102 103

/*
 * Local APIC timer IRQ vector is on a different priority level,
 * to work around the 'lost local interrupt if more than 2 IRQ
 * sources per level' errata.
 */
I
Ingo Molnar 已提交
104
#define LOCAL_TIMER_VECTOR		0xef
105

I
Ingo Molnar 已提交
106
/*
107
 * Generic system vector for platform specific use
I
Ingo Molnar 已提交
108
 */
109
#define X86_PLATFORM_IPI_VECTOR		0xed
I
Ingo Molnar 已提交
110

111
/*
112
 * Performance monitoring pending work vector:
113
 */
114
#define LOCAL_PENDING_VECTOR		0xec
115

116 117
#define UV_BAU_MESSAGE			0xec

118 119 120 121 122
/*
 * Self IPI vector for machine checks
 */
#define MCE_SELF_VECTOR			0xeb

123 124 125 126 127
/*
 * First APIC vector available to drivers: (vectors 0x30-0xee) we
 * start at 0x31(0x41) to spread out vectors evenly between priority
 * levels. (0x80 is the syscall vector)
 */
I
Ingo Molnar 已提交
128
#define FIRST_DEVICE_VECTOR		(IRQ15_VECTOR + 2)
129

I
Ingo Molnar 已提交
130
#define NR_VECTORS			 256
131

I
Ingo Molnar 已提交
132
#define FPU_IRQ				  13
133

I
Ingo Molnar 已提交
134 135
#define	FIRST_VM86_IRQ			   3
#define LAST_VM86_IRQ			  15
136 137 138 139

#ifndef __ASSEMBLY__
static inline int invalid_vm86_irq(int irq)
{
140
	return irq < FIRST_VM86_IRQ || irq > LAST_VM86_IRQ;
141 142
}
#endif
143

144 145 146 147 148 149 150 151 152 153 154
/*
 * Size the maximum number of interrupts.
 *
 * If the irq_desc[] array has a sparse layout, we can size things
 * generously - it scales up linearly with the maximum number of CPUs,
 * and the maximum number of IO-APICs, whichever is higher.
 *
 * In other cases we size more conservatively, to not create too large
 * static arrays.
 */

I
Ingo Molnar 已提交
155
#define NR_IRQS_LEGACY			  16
Y
Yinghai Lu 已提交
156

157 158 159
#define CPU_VECTOR_LIMIT		(  8 * NR_CPUS      )
#define IO_APIC_VECTOR_LIMIT		( 32 * MAX_IO_APICS )

160
#ifdef CONFIG_X86_IO_APIC
161 162 163 164 165 166
# ifdef CONFIG_SPARSE_IRQ
#  define NR_IRQS					\
	(CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ?	\
		(NR_VECTORS + CPU_VECTOR_LIMIT)  :	\
		(NR_VECTORS + IO_APIC_VECTOR_LIMIT))
# else
167
#  if NR_CPUS < MAX_IO_APICS
168
#   define NR_IRQS 			(NR_VECTORS + 4*CPU_VECTOR_LIMIT)
169
#  else
170
#   define NR_IRQS			(NR_VECTORS + IO_APIC_VECTOR_LIMIT)
171 172
#  endif
# endif
173
#else /* !CONFIG_X86_IO_APIC: */
174
# define NR_IRQS			NR_IRQS_LEGACY
175
#endif
176

H
H. Peter Anvin 已提交
177
#endif /* _ASM_X86_IRQ_VECTORS_H */