smp.c 10.4 KB
Newer Older
1 2 3 4
/*
 * Author: Andy Fleming <afleming@freescale.com>
 * 	   Kumar Gala <galak@kernel.crashing.org>
 *
5
 * Copyright 2006-2008, 2011-2012 Freescale Semiconductor Inc.
6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

#include <linux/stddef.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/of.h>
18
#include <linux/of_address.h>
19
#include <linux/kexec.h>
20
#include <linux/highmem.h>
21
#include <linux/cpu.h>
22 23 24 25 26 27

#include <asm/machdep.h>
#include <asm/pgtable.h>
#include <asm/page.h>
#include <asm/mpic.h>
#include <asm/cacheflush.h>
28
#include <asm/dbell.h>
29
#include <asm/fsl_guts.h>
30
#include <asm/code-patching.h>
31
#include <asm/cputhreads.h>
32 33

#include <sysdev/fsl_soc.h>
34
#include <sysdev/mpic.h>
35
#include "smp.h"
36

37 38 39 40 41 42 43 44
struct epapr_spin_table {
	u32	addr_h;
	u32	addr_l;
	u32	r3_h;
	u32	r3_l;
	u32	reserved;
	u32	pir;
};
45

46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
static struct ccsr_guts __iomem *guts;
static u64 timebase;
static int tb_req;
static int tb_valid;

static void mpc85xx_timebase_freeze(int freeze)
{
	uint32_t mask;

	mask = CCSR_GUTS_DEVDISR_TB0 | CCSR_GUTS_DEVDISR_TB1;
	if (freeze)
		setbits32(&guts->devdisr, mask);
	else
		clrbits32(&guts->devdisr, mask);

	in_be32(&guts->devdisr);
}

static void mpc85xx_give_timebase(void)
{
	unsigned long flags;

	local_irq_save(flags);

	while (!tb_req)
		barrier();
	tb_req = 0;

	mpc85xx_timebase_freeze(1);
75 76 77 78 79 80 81 82 83 84 85 86 87 88
#ifdef CONFIG_PPC64
	/*
	 * e5500/e6500 have a workaround for erratum A-006958 in place
	 * that will reread the timebase until TBL is non-zero.
	 * That would be a bad thing when the timebase is frozen.
	 *
	 * Thus, we read it manually, and instead of checking that
	 * TBL is non-zero, we ensure that TB does not change.  We don't
	 * do that for the main mftb implementation, because it requires
	 * a scratch register
	 */
	{
		u64 prev;

89 90
		asm volatile("mfspr %0, %1" : "=r" (timebase) :
			     "i" (SPRN_TBRL));
91 92 93

		do {
			prev = timebase;
94 95
			asm volatile("mfspr %0, %1" : "=r" (timebase) :
				     "i" (SPRN_TBRL));
96 97 98
		} while (prev != timebase);
	}
#else
99
	timebase = get_tb();
100
#endif
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	mb();
	tb_valid = 1;

	while (tb_valid)
		barrier();

	mpc85xx_timebase_freeze(0);

	local_irq_restore(flags);
}

static void mpc85xx_take_timebase(void)
{
	unsigned long flags;

	local_irq_save(flags);

	tb_req = 1;
	while (!tb_valid)
		barrier();

	set_tb(timebase >> 32, timebase & 0xffffffff);
	isync();
	tb_valid = 0;

	local_irq_restore(flags);
}

129
#ifdef CONFIG_HOTPLUG_CPU
130
static void smp_85xx_mach_cpu_die(void)
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
{
	unsigned int cpu = smp_processor_id();
	u32 tmp;

	local_irq_disable();
	idle_task_exit();
	generic_set_cpu_dead(cpu);
	mb();

	mtspr(SPRN_TCR, 0);

	__flush_disable_L1();
	tmp = (mfspr(SPRN_HID0) & ~(HID0_DOZE|HID0_SLEEP)) | HID0_NAP;
	mtspr(SPRN_HID0, tmp);
	isync();

	/* Enter NAP mode. */
	tmp = mfmsr();
	tmp |= MSR_WE;
	mb();
	mtmsr(tmp);
	isync();

	while (1)
		;
}
#endif

159 160 161 162 163 164 165 166 167 168 169 170 171
static inline void flush_spin_table(void *spin_table)
{
	flush_dcache_range((ulong)spin_table,
		(ulong)spin_table + sizeof(struct epapr_spin_table));
}

static inline u32 read_spin_table_addr_l(void *spin_table)
{
	flush_dcache_range((ulong)spin_table,
		(ulong)spin_table + sizeof(struct epapr_spin_table));
	return in_be32(&((struct epapr_spin_table *)spin_table)->addr_l);
}

172 173 174 175
#ifdef CONFIG_PPC64
static void wake_hw_thread(void *info)
{
	void fsl_secondary_thread_init(void);
176
	unsigned long imsr, inia;
177 178
	int nr = *(const int *)info;

179 180 181 182 183 184 185 186 187 188 189 190 191
	imsr = MSR_KERNEL;
	inia = *(unsigned long *)fsl_secondary_thread_init;

	if (cpu_thread_in_core(nr) == 0) {
		/* For when we boot on a secondary thread with kdump */
		mttmr(TMRN_IMSR0, imsr);
		mttmr(TMRN_INIA0, inia);
		mtspr(SPRN_TENS, TEN_THREAD(0));
	} else {
		mttmr(TMRN_IMSR1, imsr);
		mttmr(TMRN_INIA1, inia);
		mtspr(SPRN_TENS, TEN_THREAD(1));
	}
192 193 194 195 196

	smp_generic_kick_cpu(nr);
}
#endif

197
static int smp_85xx_kick_cpu(int nr)
198 199 200
{
	unsigned long flags;
	const u64 *cpu_rel_addr;
201
	__iomem struct epapr_spin_table *spin_table;
202
	struct device_node *np;
203
	int hw_cpu = get_hard_smp_processor_id(nr);
204
	int ioremappable;
205
	int ret = 0;
206

207 208
	WARN_ON(nr < 0 || nr >= NR_CPUS);
	WARN_ON(hw_cpu < 0 || hw_cpu >= NR_CPUS);
209 210 211

	pr_debug("smp_85xx_kick_cpu: kick CPU #%d\n", nr);

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
#ifdef CONFIG_PPC64
	/* Threads don't use the spin table */
	if (cpu_thread_in_core(nr) != 0) {
		int primary = cpu_first_thread_sibling(nr);

		if (WARN_ON_ONCE(!cpu_has_feature(CPU_FTR_SMT)))
			return -ENOENT;

		if (cpu_thread_in_core(nr) != 1) {
			pr_err("%s: cpu %d: invalid hw thread %d\n",
			       __func__, nr, cpu_thread_in_core(nr));
			return -ENOENT;
		}

		if (!cpu_online(primary)) {
			pr_err("%s: cpu %d: primary %d not online\n",
			       __func__, nr, primary);
			return -ENOENT;
		}

		smp_call_function_single(primary, wake_hw_thread, &nr, 0);
		return 0;
234 235 236 237 238 239
	} else if (cpu_thread_in_core(boot_cpuid) != 0 &&
		   cpu_first_thread_sibling(boot_cpuid) == nr) {
		if (WARN_ON_ONCE(!cpu_has_feature(CPU_FTR_SMT)))
			return -ENOENT;

		smp_call_function_single(boot_cpuid, wake_hw_thread, &nr, 0);
240 241 242
	}
#endif

243 244 245 246 247
	np = of_get_cpu_node(nr, NULL);
	cpu_rel_addr = of_get_property(np, "cpu-release-addr", NULL);

	if (cpu_rel_addr == NULL) {
		printk(KERN_ERR "No cpu-release-addr for cpu %d\n", nr);
248
		return -ENOENT;
249 250
	}

251 252 253 254 255 256 257 258
	/*
	 * A secondary core could be in a spinloop in the bootpage
	 * (0xfffff000), somewhere in highmem, or somewhere in lowmem.
	 * The bootpage and highmem can be accessed via ioremap(), but
	 * we need to directly access the spinloop if its in lowmem.
	 */
	ioremappable = *cpu_rel_addr > virt_to_phys(high_memory);

259
	/* Map the spin table */
260
	if (ioremappable)
261 262
		spin_table = ioremap_prot(*cpu_rel_addr,
			sizeof(struct epapr_spin_table), _PAGE_COHERENT);
263
	else
264
		spin_table = phys_to_virt(*cpu_rel_addr);
265

266
	local_irq_save(flags);
267 268 269 270 271 272
#ifdef CONFIG_PPC32
#ifdef CONFIG_HOTPLUG_CPU
	/* Corresponding to generic_set_cpu_dead() */
	generic_set_cpu_up(nr);

	if (system_state == SYSTEM_RUNNING) {
273 274 275 276 277 278 279 280
		/*
		 * To keep it compatible with old boot program which uses
		 * cache-inhibit spin table, we need to flush the cache
		 * before accessing spin table to invalidate any staled data.
		 * We also need to flush the cache after writing to spin
		 * table to push data out.
		 */
		flush_spin_table(spin_table);
281
		out_be32(&spin_table->addr_l, 0);
282
		flush_spin_table(spin_table);
283

284 285 286 287
		/*
		 * We don't set the BPTR register here since it already points
		 * to the boot page properly.
		 */
288
		mpic_reset_core(nr);
289

290 291 292 293 294 295 296 297
		/*
		 * wait until core is ready...
		 * We need to invalidate the stale data, in case the boot
		 * loader uses a cache-inhibited spin table.
		 */
		if (!spin_event_timeout(
				read_spin_table_addr_l(spin_table) == 1,
				10000, 100)) {
298 299 300 301 302 303 304 305 306 307
			pr_err("%s: timeout waiting for core %d to reset\n",
							__func__, hw_cpu);
			ret = -ENOENT;
			goto out;
		}

		/*  clear the acknowledge status */
		__secondary_hold_acknowledge = -1;
	}
#endif
308
	flush_spin_table(spin_table);
309 310
	out_be32(&spin_table->pir, hw_cpu);
	out_be32(&spin_table->addr_l, __pa(__early_start));
311
	flush_spin_table(spin_table);
312

313
	/* Wait a bit for the CPU to ack. */
314 315 316 317 318 319 320 321
	if (!spin_event_timeout(__secondary_hold_acknowledge == hw_cpu,
					10000, 100)) {
		pr_err("%s: timeout waiting for core %d to ack\n",
						__func__, hw_cpu);
		ret = -ENOENT;
		goto out;
	}
out:
322
#else
323 324
	smp_generic_kick_cpu(nr);

325
	flush_spin_table(spin_table);
326
	out_be32(&spin_table->pir, hw_cpu);
327
	out_be64((u64 *)(&spin_table->addr_h),
328
		__pa(ppc_function_entry(generic_secondary_smp_init)));
329
	flush_spin_table(spin_table);
330
#endif
331 332 333

	local_irq_restore(flags);

334
	if (ioremappable)
335
		iounmap(spin_table);
336

337
	return ret;
338 339 340 341
}

struct smp_ops_t smp_85xx_ops = {
	.kick_cpu = smp_85xx_kick_cpu,
342
	.cpu_bootable = smp_generic_cpu_bootable,
343 344 345 346
#ifdef CONFIG_HOTPLUG_CPU
	.cpu_disable	= generic_cpu_disable,
	.cpu_die	= generic_cpu_die,
#endif
347 348 349 350
#ifdef CONFIG_KEXEC
	.give_timebase	= smp_generic_give_timebase,
	.take_timebase	= smp_generic_take_timebase,
#endif
351 352
};

353
#ifdef CONFIG_KEXEC
354
atomic_t kexec_down_cpus = ATOMIC_INIT(0);
355 356 357

void mpc85xx_smp_kexec_cpu_down(int crash_shutdown, int secondary)
{
358
	local_irq_disable();
359

360
	if (secondary) {
361
		__flush_disable_L1();
362 363
		atomic_inc(&kexec_down_cpus);
		/* loop forever */
364 365 366 367 368 369 370 371 372 373 374 375
		while (1);
	}
}

static void mpc85xx_smp_kexec_down(void *arg)
{
	if (ppc_md.kexec_cpu_down)
		ppc_md.kexec_cpu_down(0,1);
}

static void mpc85xx_smp_machine_kexec(struct kimage *image)
{
376 377
	int timeout = INT_MAX;
	int i, num_cpus = num_present_cpus();
378

379 380
	if (image->type == KEXEC_TYPE_DEFAULT)
		smp_call_function(mpc85xx_smp_kexec_down, NULL, 0);
381

382
	while ( (atomic_read(&kexec_down_cpus) != (num_cpus - 1)) &&
383 384 385 386 387 388 389 390
		( timeout > 0 ) )
	{
		timeout--;
	}

	if ( !timeout )
		printk(KERN_ERR "Unable to bring down secondary cpu(s)");

391
	for_each_online_cpu(i)
392 393 394 395 396 397 398 399 400
	{
		if ( i == smp_processor_id() ) continue;
		mpic_reset_core(i);
	}

	default_machine_kexec(image);
}
#endif /* CONFIG_KEXEC */

401
static void smp_85xx_basic_setup(int cpu_nr)
402 403 404 405 406
{
	if (cpu_has_feature(CPU_FTR_DBELL))
		doorbell_setup_this_cpu();
}

407 408 409 410 411 412
static void smp_85xx_setup_cpu(int cpu_nr)
{
	mpic_setup_this_cpu();
	smp_85xx_basic_setup(cpu_nr);
}

413 414 415 416 417 418 419 420 421 422
static const struct of_device_id mpc85xx_smp_guts_ids[] = {
	{ .compatible = "fsl,mpc8572-guts", },
	{ .compatible = "fsl,p1020-guts", },
	{ .compatible = "fsl,p1021-guts", },
	{ .compatible = "fsl,p1022-guts", },
	{ .compatible = "fsl,p1023-guts", },
	{ .compatible = "fsl,p2020-guts", },
	{},
};

423 424 425 426
void __init mpc85xx_smp_init(void)
{
	struct device_node *np;

427

428 429 430
	np = of_find_node_by_type(NULL, "open-pic");
	if (np) {
		smp_85xx_ops.probe = smp_mpic_probe;
431
		smp_85xx_ops.setup_cpu = smp_85xx_setup_cpu;
432
		smp_85xx_ops.message_pass = smp_mpic_message_pass;
433 434
	} else
		smp_85xx_ops.setup_cpu = smp_85xx_basic_setup;
435

436
	if (cpu_has_feature(CPU_FTR_DBELL)) {
437 438 439 440
		/*
		 * If left NULL, .message_pass defaults to
		 * smp_muxed_ipi_message_pass
		 */
441
		smp_85xx_ops.message_pass = NULL;
442
		smp_85xx_ops.cause_ipi = doorbell_cause_ipi;
443
		smp_85xx_ops.probe = NULL;
444
	}
445

446 447 448 449 450 451 452 453 454 455 456
	np = of_find_matching_node(NULL, mpc85xx_smp_guts_ids);
	if (np) {
		guts = of_iomap(np, 0);
		of_node_put(np);
		if (!guts) {
			pr_err("%s: Could not map guts node address\n",
								__func__);
			return;
		}
		smp_85xx_ops.give_timebase = mpc85xx_give_timebase;
		smp_85xx_ops.take_timebase = mpc85xx_take_timebase;
457 458 459
#ifdef CONFIG_HOTPLUG_CPU
		ppc_md.cpu_die = smp_85xx_mach_cpu_die;
#endif
460 461
	}

462
	smp_ops = &smp_85xx_ops;
463 464 465 466 467

#ifdef CONFIG_KEXEC
	ppc_md.kexec_cpu_down = mpc85xx_smp_kexec_cpu_down;
	ppc_md.machine_kexec = mpc85xx_smp_machine_kexec;
#endif
468
}