net_driver.h 32.7 KB
Newer Older
1 2 3
/****************************************************************************
 * Driver for Solarflare Solarstorm network controllers and boards
 * Copyright 2005-2006 Fen Systems Ltd.
4
 * Copyright 2005-2009 Solarflare Communications Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation, incorporated herein by reference.
 */

/* Common definitions for all Efx net driver code */

#ifndef EFX_NET_DRIVER_H
#define EFX_NET_DRIVER_H

#include <linux/version.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
21
#include <linux/mdio.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/pci.h>
#include <linux/device.h>
#include <linux/highmem.h>
#include <linux/workqueue.h>
27
#include <linux/i2c.h>
28 29 30 31 32 33 34 35 36 37 38 39

#include "enum.h"
#include "bitfield.h"

/**************************************************************************
 *
 * Build definitions
 *
 **************************************************************************/
#ifndef EFX_DRIVER_NAME
#define EFX_DRIVER_NAME	"sfc"
#endif
40
#define EFX_DRIVER_VERSION	"3.0"
41 42 43 44 45 46 47 48 49 50 51

#ifdef EFX_ENABLE_DEBUG
#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
#else
#define EFX_BUG_ON_PARANOID(x) do {} while (0)
#define EFX_WARN_ON_PARANOID(x) do {} while (0)
#endif

/* Un-rate-limited logging */
#define EFX_ERR(efx, fmt, args...) \
52
dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
53 54

#define EFX_INFO(efx, fmt, args...) \
55
dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
56 57 58

#ifdef EFX_ENABLE_DEBUG
#define EFX_LOG(efx, fmt, args...) \
59
dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
60 61
#else
#define EFX_LOG(efx, fmt, args...) \
62
dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
#endif

#define EFX_TRACE(efx, fmt, args...) do {} while (0)

#define EFX_REGDUMP(efx, fmt, args...) do {} while (0)

/* Rate-limited logging */
#define EFX_ERR_RL(efx, fmt, args...) \
do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)

#define EFX_INFO_RL(efx, fmt, args...) \
do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)

#define EFX_LOG_RL(efx, fmt, args...) \
do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)

/**************************************************************************
 *
 * Efx data structures
 *
 **************************************************************************/

#define EFX_MAX_CHANNELS 32
#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS

B
Ben Hutchings 已提交
88 89 90 91 92 93 94
/* Checksum generation is a per-queue option in hardware, so each
 * queue visible to the networking core is backed by two hardware TX
 * queues. */
#define EFX_MAX_CORE_TX_QUEUES	EFX_MAX_CHANNELS
#define EFX_TXQ_TYPE_OFFLOAD	1
#define EFX_TXQ_TYPES		2
#define EFX_MAX_TX_QUEUES	(EFX_TXQ_TYPES * EFX_MAX_CORE_TX_QUEUES)
95

96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
/**
 * struct efx_special_buffer - An Efx special buffer
 * @addr: CPU base address of the buffer
 * @dma_addr: DMA base address of the buffer
 * @len: Buffer length, in bytes
 * @index: Buffer index within controller;s buffer table
 * @entries: Number of buffer table entries
 *
 * Special buffers are used for the event queues and the TX and RX
 * descriptor queues for each channel.  They are *not* used for the
 * actual transmit and receive buffers.
 */
struct efx_special_buffer {
	void *addr;
	dma_addr_t dma_addr;
	unsigned int len;
	int index;
	int entries;
};

B
Ben Hutchings 已提交
116 117 118 119 120 121 122
enum efx_flush_state {
	FLUSH_NONE,
	FLUSH_PENDING,
	FLUSH_FAILED,
	FLUSH_DONE,
};

123 124 125 126 127 128
/**
 * struct efx_tx_buffer - An Efx TX buffer
 * @skb: The associated socket buffer.
 *	Set only on the final fragment of a packet; %NULL for all other
 *	fragments.  When this fragment completes, then we can free this
 *	skb.
B
Ben Hutchings 已提交
129 130
 * @tsoh: The associated TSO header structure, or %NULL if this
 *	buffer is not a TSO header.
131 132 133 134 135 136 137 138 139
 * @dma_addr: DMA address of the fragment.
 * @len: Length of this fragment.
 *	This field is zero when the queue slot is empty.
 * @continuation: True if this fragment is not the end of a packet.
 * @unmap_single: True if pci_unmap_single should be used.
 * @unmap_len: Length of this fragment to unmap
 */
struct efx_tx_buffer {
	const struct sk_buff *skb;
B
Ben Hutchings 已提交
140
	struct efx_tso_header *tsoh;
141 142
	dma_addr_t dma_addr;
	unsigned short len;
143 144
	bool continuation;
	bool unmap_single;
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
	unsigned short unmap_len;
};

/**
 * struct efx_tx_queue - An Efx TX queue
 *
 * This is a ring buffer of TX fragments.
 * Since the TX completion path always executes on the same
 * CPU and the xmit path can operate on different CPUs,
 * performance is increased by ensuring that the completion
 * path and the xmit path operate on different cache lines.
 * This is particularly important if the xmit path is always
 * executing on one CPU which is different from the completion
 * path.  There is also a cache line for members which are
 * read but not written on the fast path.
 *
 * @efx: The associated Efx NIC
 * @queue: DMA queue number
 * @channel: The associated channel
 * @buffer: The software buffer ring
 * @txd: The hardware descriptor ring
166
 * @flushed: Used when handling queue flushing
167 168
 * @read_count: Current read pointer.
 *	This is the number of buffers that have been removed from both rings.
169
 * @stopped: Stopped count.
170 171 172 173 174 175 176 177 178 179 180 181 182
 *	Set if this TX queue is currently stopping its port.
 * @insert_count: Current insert pointer
 *	This is the number of buffers that have been added to the
 *	software ring.
 * @write_count: Current write pointer
 *	This is the number of buffers that have been added to the
 *	hardware ring.
 * @old_read_count: The value of read_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of read_count if this
 *	variable indicates that the queue is full.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
B
Ben Hutchings 已提交
183 184 185 186 187 188 189
 * @tso_headers_free: A list of TSO headers allocated for this TX queue
 *	that are not in use, and so available for new TSO sends. The list
 *	is protected by the TX queue lock.
 * @tso_bursts: Number of times TSO xmit invoked by kernel
 * @tso_long_headers: Number of packets with headers too long for standard
 *	blocks
 * @tso_packets: Number of packets via the TSO xmit path
190 191 192 193
 */
struct efx_tx_queue {
	/* Members which don't change on the fast path */
	struct efx_nic *efx ____cacheline_aligned_in_smp;
B
Ben Hutchings 已提交
194
	unsigned queue;
195 196 197 198
	struct efx_channel *channel;
	struct efx_nic *nic;
	struct efx_tx_buffer *buffer;
	struct efx_special_buffer txd;
B
Ben Hutchings 已提交
199
	enum efx_flush_state flushed;
200 201 202 203 204 205 206 207 208

	/* Members used mainly on the completion path */
	unsigned int read_count ____cacheline_aligned_in_smp;
	int stopped;

	/* Members used only on the xmit path */
	unsigned int insert_count ____cacheline_aligned_in_smp;
	unsigned int write_count;
	unsigned int old_read_count;
B
Ben Hutchings 已提交
209 210 211 212
	struct efx_tso_header *tso_headers_free;
	unsigned int tso_bursts;
	unsigned int tso_long_headers;
	unsigned int tso_packets;
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
};

/**
 * struct efx_rx_buffer - An Efx RX data buffer
 * @dma_addr: DMA base address of the buffer
 * @skb: The associated socket buffer, if any.
 *	If both this and page are %NULL, the buffer slot is currently free.
 * @page: The associated page buffer, if any.
 *	If both this and skb are %NULL, the buffer slot is currently free.
 * @data: Pointer to ethernet header
 * @len: Buffer length, in bytes.
 * @unmap_addr: DMA address to unmap
 */
struct efx_rx_buffer {
	dma_addr_t dma_addr;
	struct sk_buff *skb;
	struct page *page;
	char *data;
	unsigned int len;
	dma_addr_t unmap_addr;
};

/**
 * struct efx_rx_queue - An Efx RX queue
 * @efx: The associated Efx NIC
 * @queue: DMA queue number
 * @channel: The associated channel
 * @buffer: The software buffer ring
 * @rxd: The hardware descriptor ring
 * @added_count: Number of buffers added to the receive queue.
 * @notified_count: Number of buffers given to NIC (<= @added_count).
 * @removed_count: Number of buffers removed from the receive queue.
 * @add_lock: Receive queue descriptor add spin lock.
 *	This lock must be held in order to add buffers to the RX
 *	descriptor ring (rxd and buffer) and to update added_count (but
 *	not removed_count).
 * @max_fill: RX descriptor maximum fill level (<= ring size)
 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
 *	(<= @max_fill)
 * @fast_fill_limit: The level to which a fast fill will fill
 *	(@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
 * @min_fill: RX descriptor minimum non-zero fill level.
 *	This records the minimum fill level observed when a ring
 *	refill was triggered.
 * @min_overfill: RX descriptor minimum overflow fill level.
 *	This records the minimum fill level at which RX queue
 *	overflow was observed.  It should never be set.
 * @alloc_page_count: RX allocation strategy counter.
 * @alloc_skb_count: RX allocation strategy counter.
 * @work: Descriptor push work thread
 * @buf_page: Page for next RX buffer.
 *	We can use a single page for multiple RX buffers. This tracks
 *	the remaining space in the allocation.
 * @buf_dma_addr: Page's DMA address.
 * @buf_data: Page's host address.
268
 * @flushed: Use when handling queue flushing
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
 */
struct efx_rx_queue {
	struct efx_nic *efx;
	int queue;
	struct efx_channel *channel;
	struct efx_rx_buffer *buffer;
	struct efx_special_buffer rxd;

	int added_count;
	int notified_count;
	int removed_count;
	spinlock_t add_lock;
	unsigned int max_fill;
	unsigned int fast_fill_trigger;
	unsigned int fast_fill_limit;
	unsigned int min_fill;
	unsigned int min_overfill;
	unsigned int alloc_page_count;
	unsigned int alloc_skb_count;
	struct delayed_work work;
	unsigned int slow_fill_count;

	struct page *buf_page;
	dma_addr_t buf_dma_addr;
	char *buf_data;
B
Ben Hutchings 已提交
294
	enum efx_flush_state flushed;
295 296 297 298 299 300 301 302
};

/**
 * struct efx_buffer - An Efx general-purpose buffer
 * @addr: host base address of the buffer
 * @dma_addr: DMA base address of the buffer
 * @len: Buffer length, in bytes
 *
303
 * The NIC uses these buffers for its interrupt status registers and
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
 * MAC stats dumps.
 */
struct efx_buffer {
	void *addr;
	dma_addr_t dma_addr;
	unsigned int len;
};


enum efx_rx_alloc_method {
	RX_ALLOC_METHOD_AUTO = 0,
	RX_ALLOC_METHOD_SKB = 1,
	RX_ALLOC_METHOD_PAGE = 2,
};

/**
 * struct efx_channel - An Efx channel
 *
 * A channel comprises an event queue, at least one TX queue, at least
 * one RX queue, and an associated tasklet for processing the event
 * queue.
 *
 * @efx: Associated Efx NIC
 * @channel: Channel instance number
328
 * @name: Name for channel and IRQ
329 330
 * @enabled: Channel enabled indicator
 * @irq: IRQ number (MSI and MSI-X only)
331
 * @irq_moderation: IRQ moderation value (in hardware ticks)
332 333 334 335 336 337 338 339
 * @napi_dev: Net device used with NAPI
 * @napi_str: NAPI control structure
 * @reset_work: Scheduled reset work thread
 * @work_pending: Is work pending via NAPI?
 * @eventq: Event queue buffer
 * @eventq_read_ptr: Event queue read pointer
 * @last_eventq_read_ptr: Last event queue read pointer value.
 * @eventq_magic: Event queue magic value for driver-generated test events
340 341
 * @irq_count: Number of IRQs since last adaptive moderation decision
 * @irq_mod_score: IRQ moderation score
342 343 344 345 346 347 348
 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
 *	and diagnostic counters
 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
 *	descriptors
 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
B
Ben Hutchings 已提交
349
 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
350 351 352
 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
 * @n_rx_overlength: Count of RX_OVERLENGTH errors
 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
B
Ben Hutchings 已提交
353 354 355
 * @tx_queue: Pointer to first TX queue, or %NULL if not used for TX
 * @tx_stop_count: Core TX queue stop count
 * @tx_stop_lock: Core TX queue stop lock
356 357 358 359
 */
struct efx_channel {
	struct efx_nic *efx;
	int channel;
360
	char name[IFNAMSIZ + 6];
361
	bool enabled;
362 363 364 365
	int irq;
	unsigned int irq_moderation;
	struct net_device *napi_dev;
	struct napi_struct napi_str;
366
	bool work_pending;
367 368 369 370 371
	struct efx_special_buffer eventq;
	unsigned int eventq_read_ptr;
	unsigned int last_eventq_read_ptr;
	unsigned int eventq_magic;

372 373 374
	unsigned int irq_count;
	unsigned int irq_mod_score;

375 376 377 378 379 380
	int rx_alloc_level;
	int rx_alloc_push_pages;

	unsigned n_rx_tobe_disc;
	unsigned n_rx_ip_hdr_chksum_err;
	unsigned n_rx_tcp_udp_chksum_err;
B
Ben Hutchings 已提交
381
	unsigned n_rx_mcast_mismatch;
382 383 384 385 386 387 388 389
	unsigned n_rx_frm_trunc;
	unsigned n_rx_overlength;
	unsigned n_skbuff_leaks;

	/* Used to pipeline received packets in order to optimise memory
	 * access with prefetches.
	 */
	struct efx_rx_buffer *rx_pkt;
390
	bool rx_pkt_csummed;
391

B
Ben Hutchings 已提交
392 393 394
	struct efx_tx_queue *tx_queue;
	atomic_t tx_stop_count;
	spinlock_t tx_stop_lock;
395 396
};

397 398 399 400 401 402
enum efx_led_mode {
	EFX_LED_OFF	= 0,
	EFX_LED_ON	= 1,
	EFX_LED_DEFAULT	= 2
};

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
#define STRING_TABLE_LOOKUP(val, member) \
	((val) < member ## _max) ? member ## _names[val] : "(invalid)"

extern const char *efx_loopback_mode_names[];
extern const unsigned int efx_loopback_mode_max;
#define LOOPBACK_MODE(efx) \
	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)

extern const char *efx_interrupt_mode_names[];
extern const unsigned int efx_interrupt_mode_max;
#define INT_MODE(efx) \
	STRING_TABLE_LOOKUP(efx->interrupt_mode, efx_interrupt_mode)

extern const char *efx_reset_type_names[];
extern const unsigned int efx_reset_type_max;
#define RESET_TYPE(type) \
	STRING_TABLE_LOOKUP(type, efx_reset_type)
420

421 422 423 424 425 426 427 428 429
enum efx_int_mode {
	/* Be careful if altering to correct macro below */
	EFX_INT_MODE_MSIX = 0,
	EFX_INT_MODE_MSI = 1,
	EFX_INT_MODE_LEGACY = 2,
	EFX_INT_MODE_MAX	/* Insert any new items before this */
};
#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)

430
#define EFX_IS10G(efx) ((efx)->link_state.speed == 10000)
431

432 433 434 435
enum nic_state {
	STATE_INIT = 0,
	STATE_RUNNING = 1,
	STATE_FINI = 2,
436
	STATE_DISABLED = 3,
437 438 439 440 441 442 443 444 445 446
	STATE_MAX,
};

/*
 * Alignment of page-allocated RX buffers
 *
 * Controls the number of bytes inserted at the start of an RX buffer.
 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
 * of the skb->head for hardware DMA].
 */
447
#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
#define EFX_PAGE_IP_ALIGN 0
#else
#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
#endif

/*
 * Alignment of the skb->head which wraps a page-allocated RX buffer
 *
 * The skb allocated to wrap an rx_buffer can have this alignment. Since
 * the data is memcpy'd from the rx_buf, it does not need to be equal to
 * EFX_PAGE_IP_ALIGN.
 */
#define EFX_PAGE_SKB_ALIGN 2

/* Forward declaration */
struct efx_nic;

/* Pseudo bit-mask flow control field */
enum efx_fc_type {
467 468
	EFX_FC_RX = FLOW_CTRL_RX,
	EFX_FC_TX = FLOW_CTRL_TX,
469 470 471
	EFX_FC_AUTO = 4,
};

472 473 474 475 476 477 478 479 480 481 482 483 484 485
/**
 * struct efx_link_state - Current state of the link
 * @up: Link is up
 * @fd: Link is full-duplex
 * @fc: Actual flow control flags
 * @speed: Link speed (Mbps)
 */
struct efx_link_state {
	bool up;
	bool fd;
	enum efx_fc_type fc;
	unsigned int speed;
};

S
Steve Hodgson 已提交
486 487 488 489 490 491 492
static inline bool efx_link_state_equal(const struct efx_link_state *left,
					const struct efx_link_state *right)
{
	return left->up == right->up && left->fd == right->fd &&
		left->fc == right->fc && left->speed == right->speed;
}

493 494 495 496
/**
 * struct efx_mac_operations - Efx MAC operations table
 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
 * @update_stats: Update statistics
B
Ben Hutchings 已提交
497
 * @check_fault: Check fault state. True if fault present.
498 499
 */
struct efx_mac_operations {
B
Ben Hutchings 已提交
500
	int (*reconfigure) (struct efx_nic *efx);
501
	void (*update_stats) (struct efx_nic *efx);
B
Ben Hutchings 已提交
502
	bool (*check_fault)(struct efx_nic *efx);
503 504
};

505 506
/**
 * struct efx_phy_operations - Efx PHY operations table
507 508
 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
 *	efx->loopback_modes.
509 510 511
 * @init: Initialise PHY
 * @fini: Shut down PHY
 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
S
Steve Hodgson 已提交
512 513
 * @poll: Update @link_state and report whether it changed.
 *	Serialised by the mac_lock.
514 515
 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
516
 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
B
Ben Hutchings 已提交
517
 *	(only needed where AN bit is set in mmds)
518
 * @test_alive: Test that PHY is 'alive' (online)
519
 * @test_name: Get the name of a PHY-specific test/result
520
 * @run_tests: Run tests and record results as appropriate (offline).
521
 *	Flags are the ethtool tests flags.
522 523
 */
struct efx_phy_operations {
524
	int (*probe) (struct efx_nic *efx);
525 526
	int (*init) (struct efx_nic *efx);
	void (*fini) (struct efx_nic *efx);
527
	void (*remove) (struct efx_nic *efx);
B
Ben Hutchings 已提交
528
	int (*reconfigure) (struct efx_nic *efx);
S
Steve Hodgson 已提交
529
	bool (*poll) (struct efx_nic *efx);
530 531 532 533
	void (*get_settings) (struct efx_nic *efx,
			      struct ethtool_cmd *ecmd);
	int (*set_settings) (struct efx_nic *efx,
			     struct ethtool_cmd *ecmd);
534
	void (*set_npage_adv) (struct efx_nic *efx, u32);
535
	int (*test_alive) (struct efx_nic *efx);
536
	const char *(*test_name) (struct efx_nic *efx, unsigned int index);
537
	int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
538 539
};

540 541 542 543
/**
 * @enum efx_phy_mode - PHY operating mode flags
 * @PHY_MODE_NORMAL: on and should pass traffic
 * @PHY_MODE_TX_DISABLED: on with TX disabled
544 545
 * @PHY_MODE_LOW_POWER: set to low power through MDIO
 * @PHY_MODE_OFF: switched off through external control
546 547 548 549 550
 * @PHY_MODE_SPECIAL: on but will not pass traffic
 */
enum efx_phy_mode {
	PHY_MODE_NORMAL		= 0,
	PHY_MODE_TX_DISABLED	= 1,
551 552
	PHY_MODE_LOW_POWER	= 2,
	PHY_MODE_OFF		= 4,
553 554 555 556 557
	PHY_MODE_SPECIAL	= 8,
};

static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
{
B
Ben Hutchings 已提交
558
	return !!(mode & ~PHY_MODE_TX_DISABLED);
559 560
}

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
/*
 * Efx extended statistics
 *
 * Not all statistics are provided by all supported MACs.  The purpose
 * is this structure is to contain the raw statistics provided by each
 * MAC.
 */
struct efx_mac_stats {
	u64 tx_bytes;
	u64 tx_good_bytes;
	u64 tx_bad_bytes;
	unsigned long tx_packets;
	unsigned long tx_bad;
	unsigned long tx_pause;
	unsigned long tx_control;
	unsigned long tx_unicast;
	unsigned long tx_multicast;
	unsigned long tx_broadcast;
	unsigned long tx_lt64;
	unsigned long tx_64;
	unsigned long tx_65_to_127;
	unsigned long tx_128_to_255;
	unsigned long tx_256_to_511;
	unsigned long tx_512_to_1023;
	unsigned long tx_1024_to_15xx;
	unsigned long tx_15xx_to_jumbo;
	unsigned long tx_gtjumbo;
	unsigned long tx_collision;
	unsigned long tx_single_collision;
	unsigned long tx_multiple_collision;
	unsigned long tx_excessive_collision;
	unsigned long tx_deferred;
	unsigned long tx_late_collision;
	unsigned long tx_excessive_deferred;
	unsigned long tx_non_tcpudp;
	unsigned long tx_mac_src_error;
	unsigned long tx_ip_src_error;
	u64 rx_bytes;
	u64 rx_good_bytes;
	u64 rx_bad_bytes;
	unsigned long rx_packets;
	unsigned long rx_good;
	unsigned long rx_bad;
	unsigned long rx_pause;
	unsigned long rx_control;
	unsigned long rx_unicast;
	unsigned long rx_multicast;
	unsigned long rx_broadcast;
	unsigned long rx_lt64;
	unsigned long rx_64;
	unsigned long rx_65_to_127;
	unsigned long rx_128_to_255;
	unsigned long rx_256_to_511;
	unsigned long rx_512_to_1023;
	unsigned long rx_1024_to_15xx;
	unsigned long rx_15xx_to_jumbo;
	unsigned long rx_gtjumbo;
	unsigned long rx_bad_lt64;
	unsigned long rx_bad_64_to_15xx;
	unsigned long rx_bad_15xx_to_jumbo;
	unsigned long rx_bad_gtjumbo;
	unsigned long rx_overflow;
	unsigned long rx_missed;
	unsigned long rx_false_carrier;
	unsigned long rx_symbol_error;
	unsigned long rx_align_error;
	unsigned long rx_length_error;
	unsigned long rx_internal_error;
	unsigned long rx_good_lt64;
};

/* Number of bits used in a multicast filter hash address */
#define EFX_MCAST_HASH_BITS 8

/* Number of (single-bit) entries in a multicast filter hash */
#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)

/* An Efx multicast filter hash */
union efx_multicast_hash {
	u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
};

/**
 * struct efx_nic - an Efx NIC
 * @name: Device name (net device name or bus id before net device registered)
 * @pci_dev: The PCI device
648
 * @port_num: Index of this host port within the controller
649 650
 * @type: Controller type attributes
 * @legacy_irq: IRQ number
651 652
 * @workqueue: Workqueue for port reconfigures and the HW monitor.
 *	Work items do not hold and must not acquire RTNL.
653
 * @workqueue_name: Name of workqueue
654 655 656 657 658 659
 * @reset_work: Scheduled reset workitem
 * @monitor_work: Hardware monitor workitem
 * @membase_phys: Memory BAR value as physical address
 * @membase: Memory BAR value
 * @biu_lock: BIU (bus interface unit) lock
 * @interrupt_mode: Interrupt mode
660 661
 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
 * @irq_rx_moderation: IRQ moderation time for RX event queues
662 663 664 665 666
 * @state: Device state flag. Serialised by the rtnl_lock.
 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
 * @tx_queue: TX DMA queues
 * @rx_queue: RX DMA queues
 * @channel: Channels
667
 * @next_buffer_table: First available buffer table id
668
 * @n_channels: Number of channels in use
B
Ben Hutchings 已提交
669 670
 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
 * @n_tx_channels: Number of channels used for TX
671 672
 * @rx_buffer_len: RX buffer length
 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
673 674
 * @int_error_count: Number of internal errors seen recently
 * @int_error_expire: Time at which error count will be expired
675 676 677
 * @irq_status: Interrupt status buffer
 * @last_irq_cpu: Last CPU to handle interrupt.
 *	This register is written with the SMP processor ID whenever an
678
 *	interrupt is handled.  It is used by efx_nic_test_interrupt()
679
 *	to verify that an interrupt has occurred.
680
 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
681
 * @fatal_irq_level: IRQ level (bit number) used for serious errors
682
 * @spi_flash: SPI flash device
683
 *	This field will be %NULL if no flash device is present (or for Siena).
684
 * @spi_eeprom: SPI EEPROM device
685
 *	This field will be %NULL if no EEPROM device is present (or for Siena).
686
 * @spi_lock: SPI bus lock
687
 * @mtd_list: List of MTDs attached to the NIC
688 689
 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
 * @nic_data: Hardware dependant state
B
Ben Hutchings 已提交
690 691
 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
 *	@port_inhibited, efx_monitor() and efx_reconfigure_port()
692
 * @port_enabled: Port enabled indicator.
S
Steve Hodgson 已提交
693 694 695 696
 *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
 *	efx_mac_work() with kernel interfaces. Safe to read under any
 *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
 *	be held to modify it.
B
Ben Hutchings 已提交
697
 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
698 699 700 701 702 703 704
 * @port_initialized: Port initialized?
 * @net_dev: Operating system network device. Consider holding the rtnl lock
 * @rx_checksum_enabled: RX checksumming enabled
 * @mac_stats: MAC statistics. These include all statistics the MACs
 *	can provide.  Generic code converts these into a standard
 *	&struct net_device_stats.
 * @stats_buffer: DMA buffer for statistics
B
Ben Hutchings 已提交
705
 * @stats_lock: Statistics update lock. Serialises statistics fetches
706
 * @mac_op: MAC interface
707 708
 * @mac_address: Permanent MAC address
 * @phy_type: PHY type
709
 * @mdio_lock: MDIO lock
710 711
 * @phy_op: PHY interface
 * @phy_data: PHY private data (including PHY-specific stats)
712
 * @mdio: PHY MDIO interface
713
 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
B
Ben Hutchings 已提交
714
 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
B
Ben Hutchings 已提交
715
 * @xmac_poll_required: XMAC link state needs polling
B
Ben Hutchings 已提交
716
 * @link_advertising: Autonegotiation advertising flags
717
 * @link_state: Current state of the link
718 719 720
 * @n_link_state_changes: Number of times the link has changed state
 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
 * @multicast_hash: Multicast hash table
B
Ben Hutchings 已提交
721
 * @wanted_fc: Wanted flow control flags
722
 * @mac_work: Work item for changing MAC promiscuity and multicast hash
723 724 725
 * @loopback_mode: Loopback status
 * @loopback_modes: Supported loopback mode bitmask
 * @loopback_selftest: Offline self-test private state
726
 *
727
 * This is stored in the private area of the &struct net_device.
728 729 730 731
 */
struct efx_nic {
	char name[IFNAMSIZ];
	struct pci_dev *pci_dev;
732
	unsigned port_num;
733 734 735
	const struct efx_nic_type *type;
	int legacy_irq;
	struct workqueue_struct *workqueue;
736
	char workqueue_name[16];
737 738
	struct work_struct reset_work;
	struct delayed_work monitor_work;
739
	resource_size_t membase_phys;
740 741 742
	void __iomem *membase;
	spinlock_t biu_lock;
	enum efx_int_mode interrupt_mode;
743 744
	bool irq_rx_adaptive;
	unsigned int irq_rx_moderation;
745 746 747 748

	enum nic_state state;
	enum reset_type reset_pending;

B
Ben Hutchings 已提交
749
	struct efx_tx_queue tx_queue[EFX_MAX_TX_QUEUES];
750 751 752
	struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
	struct efx_channel channel[EFX_MAX_CHANNELS];

753
	unsigned next_buffer_table;
B
Ben Hutchings 已提交
754 755 756
	unsigned n_channels;
	unsigned n_rx_channels;
	unsigned n_tx_channels;
757 758 759
	unsigned int rx_buffer_len;
	unsigned int rx_buffer_order;

760 761 762
	unsigned int_error_count;
	unsigned long int_error_expire;

763 764
	struct efx_buffer irq_status;
	volatile signed int last_irq_cpu;
765
	unsigned irq_zero_count;
766
	unsigned fatal_irq_level;
767

768 769
	struct efx_spi_device *spi_flash;
	struct efx_spi_device *spi_eeprom;
770
	struct mutex spi_lock;
771 772 773
#ifdef CONFIG_SFC_MTD
	struct list_head mtd_list;
#endif
774

775 776
	unsigned n_rx_nodesc_drop_cnt;

777
	void *nic_data;
778 779

	struct mutex mac_lock;
780
	struct work_struct mac_work;
781
	bool port_enabled;
B
Ben Hutchings 已提交
782
	bool port_inhibited;
783

784
	bool port_initialized;
785
	struct net_device *net_dev;
786
	bool rx_checksum_enabled;
787 788 789 790 791

	struct efx_mac_stats mac_stats;
	struct efx_buffer stats_buffer;
	spinlock_t stats_lock;

792
	struct efx_mac_operations *mac_op;
793 794
	unsigned char mac_address[ETH_ALEN];

795
	unsigned int phy_type;
796
	struct mutex mdio_lock;
797 798
	struct efx_phy_operations *phy_op;
	void *phy_data;
799
	struct mdio_if_info mdio;
800
	unsigned int mdio_bus;
801
	enum efx_phy_mode phy_mode;
802

B
Ben Hutchings 已提交
803
	bool xmac_poll_required;
B
Ben Hutchings 已提交
804
	u32 link_advertising;
805
	struct efx_link_state link_state;
806 807
	unsigned int n_link_state_changes;

808
	bool promiscuous;
809
	union efx_multicast_hash multicast_hash;
B
Ben Hutchings 已提交
810
	enum efx_fc_type wanted_fc;
811 812

	atomic_t rx_reset;
813
	enum efx_loopback_mode loopback_mode;
814
	u64 loopback_modes;
815 816

	void *loopback_selftest;
817 818
};

819 820 821 822 823 824 825 826 827 828 829 830 831 832
static inline int efx_dev_registered(struct efx_nic *efx)
{
	return efx->net_dev->reg_state == NETREG_REGISTERED;
}

/* Net device name, for inclusion in log messages if it has been registered.
 * Use efx->name not efx->net_dev->name so that races with (un)registration
 * are harmless.
 */
static inline const char *efx_dev_name(struct efx_nic *efx)
{
	return efx_dev_registered(efx) ? efx->name : "";
}

833 834
static inline unsigned int efx_port_num(struct efx_nic *efx)
{
835
	return efx->port_num;
836 837
}

838 839
/**
 * struct efx_nic_type - Efx device type definition
840 841 842 843 844 845 846 847 848 849 850 851 852
 * @probe: Probe the controller
 * @remove: Free resources allocated by probe()
 * @init: Initialise the controller
 * @fini: Shut down the controller
 * @monitor: Periodic function for polling link state and hardware monitor
 * @reset: Reset the controller hardware and possibly the PHY.  This will
 *	be called while the controller is uninitialised.
 * @probe_port: Probe the MAC and PHY
 * @remove_port: Free resources allocated by probe_port()
 * @prepare_flush: Prepare the hardware for flushing the DMA queues
 * @update_stats: Update statistics not provided by event handling
 * @start_stats: Start the regular fetching of statistics
 * @stop_stats: Stop the regular fetching of statistics
853
 * @set_id_led: Set state of identifying LED or revert to automatic function
854 855
 * @push_irq_moderation: Apply interrupt moderation value
 * @push_multicast_hash: Apply multicast hash table
B
Ben Hutchings 已提交
856
 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
857 858 859
 * @get_wol: Get WoL configuration from driver state
 * @set_wol: Push WoL configuration to the NIC
 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
860
 * @test_registers: Test read/write functionality of control registers
861
 * @test_nvram: Test validity of NVRAM contents
862
 * @default_mac_ops: efx_mac_operations to set at startup
863
 * @revision: Hardware architecture revision
864 865 866 867 868 869 870 871 872 873 874 875
 * @mem_map_size: Memory BAR mapped size
 * @txd_ptr_tbl_base: TX descriptor ring base address
 * @rxd_ptr_tbl_base: RX descriptor ring base address
 * @buf_tbl_base: Buffer table base address
 * @evq_ptr_tbl_base: Event queue pointer table base address
 * @evq_rptr_tbl_base: Event queue read-pointer table base address
 * @max_dma_mask: Maximum possible DMA mask
 * @rx_buffer_padding: Padding added to each RX buffer
 * @max_interrupt_mode: Highest capability interrupt mode supported
 *	from &enum efx_init_mode.
 * @phys_addr_channels: Number of channels with physically addressed
 *	descriptors
876 877
 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
878 879
 * @offload_features: net_device feature flags for protocol offload
 *	features implemented in hardware
880 881
 * @reset_world_flags: Flags for additional components covered by
 *	reset method RESET_TYPE_WORLD
882 883
 */
struct efx_nic_type {
884 885 886 887 888 889 890 891 892 893 894 895
	int (*probe)(struct efx_nic *efx);
	void (*remove)(struct efx_nic *efx);
	int (*init)(struct efx_nic *efx);
	void (*fini)(struct efx_nic *efx);
	void (*monitor)(struct efx_nic *efx);
	int (*reset)(struct efx_nic *efx, enum reset_type method);
	int (*probe_port)(struct efx_nic *efx);
	void (*remove_port)(struct efx_nic *efx);
	void (*prepare_flush)(struct efx_nic *efx);
	void (*update_stats)(struct efx_nic *efx);
	void (*start_stats)(struct efx_nic *efx);
	void (*stop_stats)(struct efx_nic *efx);
896
	void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
897 898
	void (*push_irq_moderation)(struct efx_channel *channel);
	void (*push_multicast_hash)(struct efx_nic *efx);
B
Ben Hutchings 已提交
899
	int (*reconfigure_port)(struct efx_nic *efx);
900 901 902
	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
	int (*set_wol)(struct efx_nic *efx, u32 type);
	void (*resume_wol)(struct efx_nic *efx);
903
	int (*test_registers)(struct efx_nic *efx);
904
	int (*test_nvram)(struct efx_nic *efx);
905 906
	struct efx_mac_operations *default_mac_ops;

907
	int revision;
908 909 910 911 912 913
	unsigned int mem_map_size;
	unsigned int txd_ptr_tbl_base;
	unsigned int rxd_ptr_tbl_base;
	unsigned int buf_tbl_base;
	unsigned int evq_ptr_tbl_base;
	unsigned int evq_rptr_tbl_base;
914
	u64 max_dma_mask;
915 916 917
	unsigned int rx_buffer_padding;
	unsigned int max_interrupt_mode;
	unsigned int phys_addr_channels;
918 919
	unsigned int tx_dc_base;
	unsigned int rx_dc_base;
920
	unsigned long offload_features;
921
	u32 reset_world_flags;
922 923 924 925 926 927 928 929 930 931
};

/**************************************************************************
 *
 * Prototypes and inline functions
 *
 *************************************************************************/

/* Iterate over all used channels */
#define efx_for_each_channel(_channel, _efx)				\
932
	for (_channel = &((_efx)->channel[0]);				\
B
Ben Hutchings 已提交
933 934
	     _channel < &((_efx)->channel[(efx)->n_channels]);		\
	     _channel++)
935 936 937

/* Iterate over all used TX queues */
#define efx_for_each_tx_queue(_tx_queue, _efx)				\
938
	for (_tx_queue = &((_efx)->tx_queue[0]);			\
B
Ben Hutchings 已提交
939 940
	     _tx_queue < &((_efx)->tx_queue[EFX_TXQ_TYPES *		\
					    (_efx)->n_tx_channels]);	\
941
	     _tx_queue++)
942 943 944

/* Iterate over all TX queues belonging to a channel */
#define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\
B
Ben Hutchings 已提交
945 946 947
	for (_tx_queue = (_channel)->tx_queue;				\
	     _tx_queue && _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
	     _tx_queue++)
948 949 950

/* Iterate over all used RX queues */
#define efx_for_each_rx_queue(_rx_queue, _efx)				\
951
	for (_rx_queue = &((_efx)->rx_queue[0]);			\
B
Ben Hutchings 已提交
952
	     _rx_queue < &((_efx)->rx_queue[(_efx)->n_rx_channels]);	\
953
	     _rx_queue++)
954 955 956

/* Iterate over all RX queues belonging to a channel */
#define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\
957
	for (_rx_queue = &((_channel)->efx->rx_queue[(_channel)->channel]); \
958 959
	     _rx_queue;							\
	     _rx_queue = NULL)						\
960
		if (_rx_queue->channel != (_channel))			\
961 962 963 964 965 966 967 968 969 970 971 972 973
			continue;					\
		else

/* Returns a pointer to the specified receive buffer in the RX
 * descriptor queue.
 */
static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
						  unsigned int index)
{
	return (&rx_queue->buffer[index]);
}

/* Set bit in a little-endian bitfield */
974
static inline void set_bit_le(unsigned nr, unsigned char *addr)
975 976 977 978 979
{
	addr[nr / 8] |= (1 << (nr % 8));
}

/* Clear bit in a little-endian bitfield */
980
static inline void clear_bit_le(unsigned nr, unsigned char *addr)
981 982 983 984 985 986 987 988 989 990 991 992 993 994
{
	addr[nr / 8] &= ~(1 << (nr % 8));
}


/**
 * EFX_MAX_FRAME_LEN - calculate maximum frame length
 *
 * This calculates the maximum frame length that will be used for a
 * given MTU.  The frame length will be equal to the MTU plus a
 * constant amount of header space and padding.  This is the quantity
 * that the net driver will program into the MAC as the maximum frame
 * length.
 *
995
 * The 10G MAC requires 8-byte alignment on the frame
996
 * length, so we round up to the nearest 8.
997 998 999 1000 1001
 *
 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
 * XGMII cycle).  If the frame length reaches the maximum value in the
 * same cycle, the XMAC can miss the IPG altogether.  We work around
 * this by adding a further 16 bytes.
1002 1003
 */
#define EFX_MAX_FRAME_LEN(mtu) \
1004
	((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
1005 1006 1007


#endif /* EFX_NET_DRIVER_H */