intel.c 7.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
#include <linux/init.h>
#include <linux/kernel.h>

#include <linux/string.h>
#include <linux/bitops.h>
#include <linux/smp.h>
#include <linux/thread_info.h>
N
Nick Piggin 已提交
8
#include <linux/module.h>
L
Linus Torvalds 已提交
9 10

#include <asm/processor.h>
11
#include <asm/pgtable.h>
L
Linus Torvalds 已提交
12 13
#include <asm/msr.h>
#include <asm/uaccess.h>
14 15
#include <asm/ptrace.h>
#include <asm/ds.h>
16
#include <asm/bugs.h>
L
Linus Torvalds 已提交
17 18 19 20 21 22 23 24 25

#include "cpu.h"

#ifdef CONFIG_X86_LOCAL_APIC
#include <asm/mpspec.h>
#include <asm/apic.h>
#include <mach_apic.h>
#endif

26
static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
27 28 29 30
{
	/* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
	if (c->x86 == 15 && c->x86_cache_alignment == 64)
		c->x86_cache_alignment = 128;
31 32 33
	if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
		(c->x86 == 0x6 && c->x86_model >= 0x0e))
		set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
L
Linus Torvalds 已提交
34 35 36 37 38 39 40
}

/*
 *	Early probe support logic for ppro memory erratum #50
 *
 *	This is called before we do cpu ident work
 */
41

42
int __cpuinit ppro_with_ram_bug(void)
L
Linus Torvalds 已提交
43 44 45 46 47 48 49 50 51 52 53
{
	/* Uses data from early_cpu_detect now */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
	    boot_cpu_data.x86 == 6 &&
	    boot_cpu_data.x86_model == 1 &&
	    boot_cpu_data.x86_mask < 8) {
		printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
		return 1;
	}
	return 0;
}
54

L
Linus Torvalds 已提交
55 56 57 58 59

/*
 * P4 Xeon errata 037 workaround.
 * Hardware prefetcher may cause stale data to be loaded into the cache.
 */
60
static void __cpuinit Intel_errata_workarounds(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
61 62 63 64
{
	unsigned long lo, hi;

	if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
65
		rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
L
Linus Torvalds 已提交
66 67 68 69 70 71 72 73 74 75
		if ((lo & (1<<9)) == 0) {
			printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
			printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
			lo |= (1<<9);	/* Disable hw prefetching */
			wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
		}
	}
}


76 77 78
/*
 * find out the number of processor cores on the die
 */
79
static int __cpuinit num_cpu_cores(struct cpuinfo_x86 *c)
80
{
Z
Zachary Amsden 已提交
81
	unsigned int eax, ebx, ecx, edx;
82 83 84 85

	if (c->cpuid_level < 4)
		return 1;

Z
Zachary Amsden 已提交
86 87
	/* Intel has a non-standard dependency on %ecx for this CPUID level. */
	cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
88 89 90 91 92 93
	if (eax & 0x1f)
		return ((eax >> 26) + 1);
	else
		return 1;
}

94 95 96 97 98 99 100 101 102 103 104 105 106 107
#ifdef CONFIG_X86_F00F_BUG
static void __cpuinit trap_init_f00f_bug(void)
{
	__set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);

	/*
	 * Update the IDT descriptor and reload the IDT so that
	 * it uses the read-only mapped virtual address.
	 */
	idt_descr.address = fix_to_virt(FIX_F00F_IDT);
	load_idt(&idt_descr);
}
#endif

108
static void __cpuinit init_intel(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
109 110 111 112
{
	unsigned int l2 = 0;
	char *p = NULL;

113 114
	early_init_intel(c);

L
Linus Torvalds 已提交
115 116 117 118 119 120 121
#ifdef CONFIG_X86_F00F_BUG
	/*
	 * All current models of Pentium and Pentium with MMX technology CPUs
	 * have the F0 0F bug, which lets nonprivileged users lock up the system.
	 * Note that the workaround only should be initialized once...
	 */
	c->f00f_bug = 0;
122
	if (!paravirt_enabled() && c->x86 == 5) {
123
		static int f00f_workaround_enabled;
L
Linus Torvalds 已提交
124 125

		c->f00f_bug = 1;
126
		if (!f00f_workaround_enabled) {
L
Linus Torvalds 已提交
127 128 129 130 131 132 133 134
			trap_init_f00f_bug();
			printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
			f00f_workaround_enabled = 1;
		}
	}
#endif

	l2 = init_intel_cacheinfo(c);
135
	if (c->cpuid_level > 9) {
136 137 138
		unsigned eax = cpuid_eax(10);
		/* Check for version and the number of counters */
		if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
139
			set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
140
	}
L
Linus Torvalds 已提交
141 142 143

	/* SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until model 3 mask 3 */
	if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
144
		clear_cpu_cap(c, X86_FEATURE_SEP);
L
Linus Torvalds 已提交
145

146 147 148 149 150
	/*
	 * Names for the Pentium II/Celeron processors
	 * detectable only by also checking the cache size.
	 * Dixon is NOT a Celeron.
	 */
L
Linus Torvalds 已提交
151 152 153 154 155 156 157 158 159 160
	if (c->x86 == 6) {
		switch (c->x86_model) {
		case 5:
			if (c->x86_mask == 0) {
				if (l2 == 0)
					p = "Celeron (Covington)";
				else if (l2 == 256)
					p = "Mobile Pentium II (Dixon)";
			}
			break;
161

L
Linus Torvalds 已提交
162 163 164 165 166 167
		case 6:
			if (l2 == 128)
				p = "Celeron (Mendocino)";
			else if (c->x86_mask == 0 || c->x86_mask == 5)
				p = "Celeron-A";
			break;
168

L
Linus Torvalds 已提交
169 170 171 172 173 174 175
		case 8:
			if (l2 == 128)
				p = "Celeron (Coppermine)";
			break;
		}
	}

176
	if (p)
L
Linus Torvalds 已提交
177
		strcpy(c->x86_model_id, p);
178

179
	c->x86_max_cores = num_cpu_cores(c);
180

L
Linus Torvalds 已提交
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
	detect_ht(c);

	/* Work around errata */
	Intel_errata_workarounds(c);

#ifdef CONFIG_X86_INTEL_USERCOPY
	/*
	 * Set up the preferred alignment for movsl bulk memory moves
	 */
	switch (c->x86) {
	case 4:		/* 486: untested */
		break;
	case 5:		/* Old Pentia: untested */
		break;
	case 6:		/* PII/PIII only like movsl with 8-byte alignment */
		movsl_mask.mask = 7;
		break;
	case 15:	/* P4 is OK down to 8-byte alignment */
		movsl_mask.mask = 7;
		break;
	}
#endif

I
Ingo Molnar 已提交
204
	if (cpu_has_xmm2)
205
		set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
206
	if (c->x86 == 15) {
207
		set_cpu_cap(c, X86_FEATURE_P4);
208
	}
209
	if (c->x86 == 6)
210
		set_cpu_cap(c, X86_FEATURE_P3);
211 212 213
	if (cpu_has_ds) {
		unsigned int l1;
		rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
214
		if (!(l1 & (1<<11)))
215
			set_cpu_cap(c, X86_FEATURE_BTS);
216
		if (!(l1 & (1<<12)))
217
			set_cpu_cap(c, X86_FEATURE_PEBS);
218
	}
219 220 221

	if (cpu_has_bts)
		ds_init_intel(c);
Y
Yinghai Lu 已提交
222

223 224 225 226 227 228 229 230 231 232
	/*
	 * See if we have a good local APIC by checking for buggy Pentia,
	 * i.e. all B steppings and the C2 stepping of P54C when using their
	 * integrated APIC (see 11AP erratum in "Pentium Processor
	 * Specification Update").
	 */
	if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
	    (c->x86_mask < 0x6 || c->x86_mask == 0xb))
		set_cpu_cap(c, X86_FEATURE_11AP);

Y
Yinghai Lu 已提交
233 234 235
#ifdef CONFIG_X86_NUMAQ
	numaq_tsc_disable();
#endif
236
}
L
Linus Torvalds 已提交
237

238
static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
L
Linus Torvalds 已提交
239
{
240 241
	/*
	 * Intel PIII Tualatin. This comes in two flavours.
L
Linus Torvalds 已提交
242 243 244 245 246 247 248 249 250
	 * One has 256kb of cache, the other 512. We have no way
	 * to determine which, so we use a boottime override
	 * for the 512kb model, and assume 256 otherwise.
	 */
	if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
		size = 256;
	return size;
}

251
static struct cpu_dev intel_cpu_dev __cpuinitdata = {
L
Linus Torvalds 已提交
252
	.c_vendor	= "Intel",
253
	.c_ident	= { "GenuineIntel" },
L
Linus Torvalds 已提交
254
	.c_models = {
255 256 257 258 259 260 261 262 263 264
		{ .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
		  {
			  [0] = "486 DX-25/33",
			  [1] = "486 DX-50",
			  [2] = "486 SX",
			  [3] = "486 DX/2",
			  [4] = "486 SL",
			  [5] = "486 SX/2",
			  [7] = "486 DX/2-WB",
			  [8] = "486 DX/4",
L
Linus Torvalds 已提交
265 266 267 268
			  [9] = "486 DX/4-WB"
		  }
		},
		{ .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
269 270 271
		  {
			  [0] = "Pentium 60/66 A-step",
			  [1] = "Pentium 60/66",
L
Linus Torvalds 已提交
272
			  [2] = "Pentium 75 - 200",
273
			  [3] = "OverDrive PODP5V83",
L
Linus Torvalds 已提交
274
			  [4] = "Pentium MMX",
275
			  [7] = "Mobile Pentium 75 - 200",
L
Linus Torvalds 已提交
276 277 278 279
			  [8] = "Mobile Pentium MMX"
		  }
		},
		{ .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
280
		  {
L
Linus Torvalds 已提交
281
			  [0] = "Pentium Pro A-step",
282 283 284 285
			  [1] = "Pentium Pro",
			  [3] = "Pentium II (Klamath)",
			  [4] = "Pentium II (Deschutes)",
			  [5] = "Pentium II (Deschutes)",
L
Linus Torvalds 已提交
286
			  [6] = "Mobile Pentium II",
287 288
			  [7] = "Pentium III (Katmai)",
			  [8] = "Pentium III (Coppermine)",
L
Linus Torvalds 已提交
289 290 291 292 293 294 295 296 297 298 299 300 301 302
			  [10] = "Pentium III (Cascades)",
			  [11] = "Pentium III (Tualatin)",
		  }
		},
		{ .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
		  {
			  [0] = "Pentium 4 (Unknown)",
			  [1] = "Pentium 4 (Willamette)",
			  [2] = "Pentium 4 (Northwood)",
			  [4] = "Pentium 4 (Foster)",
			  [5] = "Pentium 4 (Foster)",
		  }
		},
	},
303
	.c_early_init   = early_init_intel,
L
Linus Torvalds 已提交
304 305 306 307
	.c_init		= init_intel,
	.c_size_cache	= intel_size_cache,
};

308
cpu_vendor_dev_register(X86_VENDOR_INTEL, &intel_cpu_dev);
L
Linus Torvalds 已提交
309

310
/* arch_initcall(intel_cpu_init); */
L
Linus Torvalds 已提交
311