mdio-octeon.c 6.4 KB
Newer Older
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 2009-2012 Cavium, Inc.
7 8 9
 */

#include <linux/platform_device.h>
10 11 12 13
#include <linux/of_mdio.h>
#include <linux/delay.h>
#include <linux/module.h>
#include <linux/gfp.h>
14
#include <linux/phy.h>
15
#include <linux/io.h>
16 17 18 19 20 21 22

#include <asm/octeon/octeon.h>
#include <asm/octeon/cvmx-smix-defs.h>

#define DRV_VERSION "1.0"
#define DRV_DESCRIPTION "Cavium Networks Octeon SMI/MDIO driver"

23 24 25 26 27 28
#define SMI_CMD		0x0
#define SMI_WR_DAT	0x8
#define SMI_RD_DAT	0x10
#define SMI_CLK		0x18
#define SMI_EN		0x20

29 30 31 32 33 34
enum octeon_mdiobus_mode {
	UNINIT = 0,
	C22,
	C45
};

35 36
struct octeon_mdiobus {
	struct mii_bus *mii_bus;
37 38 39
	u64 register_base;
	resource_size_t mdio_phys;
	resource_size_t regsize;
40
	enum octeon_mdiobus_mode mode;
41 42 43
	int phy_irq[PHY_MAX_ADDR];
};

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
static void octeon_mdiobus_set_mode(struct octeon_mdiobus *p,
				    enum octeon_mdiobus_mode m)
{
	union cvmx_smix_clk smi_clk;

	if (m == p->mode)
		return;

	smi_clk.u64 = cvmx_read_csr(p->register_base + SMI_CLK);
	smi_clk.s.mode = (m == C45) ? 1 : 0;
	smi_clk.s.preamble = 1;
	cvmx_write_csr(p->register_base + SMI_CLK, smi_clk.u64);
	p->mode = m;
}

static int octeon_mdiobus_c45_addr(struct octeon_mdiobus *p,
				   int phy_id, int regnum)
{
	union cvmx_smix_cmd smi_cmd;
	union cvmx_smix_wr_dat smi_wr;
	int timeout = 1000;

	octeon_mdiobus_set_mode(p, C45);

	smi_wr.u64 = 0;
	smi_wr.s.dat = regnum & 0xffff;
	cvmx_write_csr(p->register_base + SMI_WR_DAT, smi_wr.u64);

	regnum = (regnum >> 16) & 0x1f;

	smi_cmd.u64 = 0;
	smi_cmd.s.phy_op = 0; /* MDIO_CLAUSE_45_ADDRESS */
	smi_cmd.s.phy_adr = phy_id;
	smi_cmd.s.reg_adr = regnum;
	cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);

	do {
		/* Wait 1000 clocks so we don't saturate the RSL bus
		 * doing reads.
		 */
		__delay(1000);
		smi_wr.u64 = cvmx_read_csr(p->register_base + SMI_WR_DAT);
	} while (smi_wr.s.pending && --timeout);

	if (timeout <= 0)
		return -EIO;
	return 0;
}

93 94 95 96 97
static int octeon_mdiobus_read(struct mii_bus *bus, int phy_id, int regnum)
{
	struct octeon_mdiobus *p = bus->priv;
	union cvmx_smix_cmd smi_cmd;
	union cvmx_smix_rd_dat smi_rd;
98
	unsigned int op = 1; /* MDIO_CLAUSE_22_READ */
99 100
	int timeout = 1000;

101 102 103 104 105 106 107 108 109 110 111 112
	if (regnum & MII_ADDR_C45) {
		int r = octeon_mdiobus_c45_addr(p, phy_id, regnum);
		if (r < 0)
			return r;

		regnum = (regnum >> 16) & 0x1f;
		op = 3; /* MDIO_CLAUSE_45_READ */
	} else {
		octeon_mdiobus_set_mode(p, C22);
	}


113
	smi_cmd.u64 = 0;
114
	smi_cmd.s.phy_op = op;
115 116
	smi_cmd.s.phy_adr = phy_id;
	smi_cmd.s.reg_adr = regnum;
117
	cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
118 119

	do {
120
		/* Wait 1000 clocks so we don't saturate the RSL bus
121 122
		 * doing reads.
		 */
123 124
		__delay(1000);
		smi_rd.u64 = cvmx_read_csr(p->register_base + SMI_RD_DAT);
125 126 127 128 129 130 131 132 133 134 135 136 137 138
	} while (smi_rd.s.pending && --timeout);

	if (smi_rd.s.val)
		return smi_rd.s.dat;
	else
		return -EIO;
}

static int octeon_mdiobus_write(struct mii_bus *bus, int phy_id,
				int regnum, u16 val)
{
	struct octeon_mdiobus *p = bus->priv;
	union cvmx_smix_cmd smi_cmd;
	union cvmx_smix_wr_dat smi_wr;
139
	unsigned int op = 0; /* MDIO_CLAUSE_22_WRITE */
140 141
	int timeout = 1000;

142 143 144 145 146 147 148 149 150 151 152 153

	if (regnum & MII_ADDR_C45) {
		int r = octeon_mdiobus_c45_addr(p, phy_id, regnum);
		if (r < 0)
			return r;

		regnum = (regnum >> 16) & 0x1f;
		op = 1; /* MDIO_CLAUSE_45_WRITE */
	} else {
		octeon_mdiobus_set_mode(p, C22);
	}

154 155
	smi_wr.u64 = 0;
	smi_wr.s.dat = val;
156
	cvmx_write_csr(p->register_base + SMI_WR_DAT, smi_wr.u64);
157 158

	smi_cmd.u64 = 0;
159
	smi_cmd.s.phy_op = op;
160 161
	smi_cmd.s.phy_adr = phy_id;
	smi_cmd.s.reg_adr = regnum;
162
	cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
163 164

	do {
165
		/* Wait 1000 clocks so we don't saturate the RSL bus
166 167
		 * doing reads.
		 */
168 169
		__delay(1000);
		smi_wr.u64 = cvmx_read_csr(p->register_base + SMI_WR_DAT);
170 171 172 173 174 175 176 177
	} while (smi_wr.s.pending && --timeout);

	if (timeout <= 0)
		return -EIO;

	return 0;
}

B
Bill Pemberton 已提交
178
static int octeon_mdiobus_probe(struct platform_device *pdev)
179 180
{
	struct octeon_mdiobus *bus;
181
	struct resource *res_mem;
182
	union cvmx_smix_en smi_en;
183 184 185 186 187 188
	int err = -ENOENT;

	bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
	if (!bus)
		return -ENOMEM;

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
	res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	if (res_mem == NULL) {
		dev_err(&pdev->dev, "found no memory resource\n");
		err = -ENXIO;
		goto fail;
	}
	bus->mdio_phys = res_mem->start;
	bus->regsize = resource_size(res_mem);
	if (!devm_request_mem_region(&pdev->dev, bus->mdio_phys, bus->regsize,
				     res_mem->name)) {
		dev_err(&pdev->dev, "request_mem_region failed\n");
		goto fail;
	}
	bus->register_base =
		(u64)devm_ioremap(&pdev->dev, bus->mdio_phys, bus->regsize);
205 206 207 208

	bus->mii_bus = mdiobus_alloc();

	if (!bus->mii_bus)
209
		goto fail;
210

211 212
	smi_en.u64 = 0;
	smi_en.s.en = 1;
213
	cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
214 215 216 217

	bus->mii_bus->priv = bus;
	bus->mii_bus->irq = bus->phy_irq;
	bus->mii_bus->name = "mdio-octeon";
218
	snprintf(bus->mii_bus->id, MII_BUS_ID_SIZE, "%llx", bus->register_base);
219 220 221 222 223
	bus->mii_bus->parent = &pdev->dev;

	bus->mii_bus->read = octeon_mdiobus_read;
	bus->mii_bus->write = octeon_mdiobus_write;

224
	platform_set_drvdata(pdev, bus);
225

226
	err = of_mdiobus_register(bus->mii_bus, pdev->dev.of_node);
227
	if (err)
228
		goto fail_register;
229 230 231 232

	dev_info(&pdev->dev, "Version " DRV_VERSION "\n");

	return 0;
233
fail_register:
234
	mdiobus_free(bus->mii_bus);
235
fail:
236
	smi_en.u64 = 0;
237
	cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
238 239 240
	return err;
}

B
Bill Pemberton 已提交
241
static int octeon_mdiobus_remove(struct platform_device *pdev)
242 243
{
	struct octeon_mdiobus *bus;
244
	union cvmx_smix_en smi_en;
245

246
	bus = platform_get_drvdata(pdev);
247 248 249

	mdiobus_unregister(bus->mii_bus);
	mdiobus_free(bus->mii_bus);
250
	smi_en.u64 = 0;
251
	cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
252 253 254
	return 0;
}

255
static const struct of_device_id octeon_mdiobus_match[] = {
256 257 258 259 260 261 262
	{
		.compatible = "cavium,octeon-3860-mdio",
	},
	{},
};
MODULE_DEVICE_TABLE(of, octeon_mdiobus_match);

263 264 265
static struct platform_driver octeon_mdiobus_driver = {
	.driver = {
		.name		= "mdio-octeon",
266
		.of_match_table = octeon_mdiobus_match,
267 268
	},
	.probe		= octeon_mdiobus_probe,
B
Bill Pemberton 已提交
269
	.remove		= octeon_mdiobus_remove,
270 271 272 273 274 275 276 277
};

void octeon_mdiobus_force_mod_depencency(void)
{
	/* Let ethernet drivers force us to be loaded.  */
}
EXPORT_SYMBOL(octeon_mdiobus_force_mod_depencency);

278
module_platform_driver(octeon_mdiobus_driver);
279 280 281 282 283

MODULE_DESCRIPTION(DRV_DESCRIPTION);
MODULE_VERSION(DRV_VERSION);
MODULE_AUTHOR("David Daney");
MODULE_LICENSE("GPL");