rockchip-efuse.c 4.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Rockchip eFuse Driver
 *
 * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
 * Author: Caesar Wang <wxt@rock-chips.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
 * more details.
 */

17 18
#include <linux/clk.h>
#include <linux/delay.h>
19 20 21
#include <linux/device.h>
#include <linux/io.h>
#include <linux/module.h>
22 23
#include <linux/nvmem-provider.h>
#include <linux/slab.h>
24
#include <linux/of.h>
25 26
#include <linux/platform_device.h>
#include <linux/regmap.h>
27 28 29 30 31 32 33 34 35 36 37

#define EFUSE_A_SHIFT			6
#define EFUSE_A_MASK			0x3ff
#define EFUSE_PGENB			BIT(3)
#define EFUSE_LOAD			BIT(2)
#define EFUSE_STROBE			BIT(1)
#define EFUSE_CSB			BIT(0)

#define REG_EFUSE_CTRL			0x0000
#define REG_EFUSE_DOUT			0x0004

38
struct rockchip_efuse_chip {
39 40
	struct device *dev;
	void __iomem *base;
41
	struct clk *clk;
42 43 44 45 46 47 48 49 50 51 52 53 54
};

static int rockchip_efuse_write(void *context, const void *data, size_t count)
{
	/* Nothing TBD, Read-Only */
	return 0;
}

static int rockchip_efuse_read(void *context,
			       const void *reg, size_t reg_size,
			       void *val, size_t val_size)
{
	unsigned int offset = *(u32 *)reg;
55
	struct rockchip_efuse_chip *efuse = context;
56 57 58
	u8 *buf = val;
	int ret;

59
	ret = clk_prepare_enable(efuse->clk);
60
	if (ret < 0) {
61
		dev_err(efuse->dev, "failed to prepare/enable efuse clk\n");
62 63 64
		return ret;
	}

65
	writel(EFUSE_LOAD | EFUSE_PGENB, efuse->base + REG_EFUSE_CTRL);
66 67
	udelay(1);
	while (val_size) {
68
		writel(readl(efuse->base + REG_EFUSE_CTRL) &
69
			     (~(EFUSE_A_MASK << EFUSE_A_SHIFT)),
70 71
			     efuse->base + REG_EFUSE_CTRL);
		writel(readl(efuse->base + REG_EFUSE_CTRL) |
72
			     ((offset & EFUSE_A_MASK) << EFUSE_A_SHIFT),
73
			     efuse->base + REG_EFUSE_CTRL);
74
		udelay(1);
75 76
		writel(readl(efuse->base + REG_EFUSE_CTRL) |
			     EFUSE_STROBE, efuse->base + REG_EFUSE_CTRL);
77
		udelay(1);
78 79 80
		*buf++ = readb(efuse->base + REG_EFUSE_DOUT);
		writel(readl(efuse->base + REG_EFUSE_CTRL) &
		     (~EFUSE_STROBE), efuse->base + REG_EFUSE_CTRL);
81 82 83 84 85 86 87
		udelay(1);

		val_size -= 1;
		offset += 1;
	}

	/* Switch to standby mode */
88
	writel(EFUSE_PGENB | EFUSE_CSB, efuse->base + REG_EFUSE_CTRL);
89

90
	clk_disable_unprepare(efuse->clk);
91 92 93 94 95 96 97 98 99 100 101

	return 0;
}

static struct regmap_bus rockchip_efuse_bus = {
	.read = rockchip_efuse_read,
	.write = rockchip_efuse_write,
	.reg_format_endian_default = REGMAP_ENDIAN_NATIVE,
	.val_format_endian_default = REGMAP_ENDIAN_NATIVE,
};

102
static struct regmap_config rockchip_efuse_regmap_config = {
103 104 105 106 107 108 109 110 111 112 113 114
	.reg_bits = 32,
	.reg_stride = 1,
	.val_bits = 8,
};

static struct nvmem_config econfig = {
	.name = "rockchip-efuse",
	.owner = THIS_MODULE,
	.read_only = true,
};

static const struct of_device_id rockchip_efuse_match[] = {
115
	{ .compatible = "rockchip,rockchip-efuse", },
116 117 118 119
	{ /* sentinel */},
};
MODULE_DEVICE_TABLE(of, rockchip_efuse_match);

120
static int rockchip_efuse_probe(struct platform_device *pdev)
121 122 123 124
{
	struct resource *res;
	struct nvmem_device *nvmem;
	struct regmap *regmap;
125
	struct rockchip_efuse_chip *efuse;
126

127 128 129 130
	efuse = devm_kzalloc(&pdev->dev, sizeof(struct rockchip_efuse_chip),
			     GFP_KERNEL);
	if (!efuse)
		return -ENOMEM;
131

132 133 134 135
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	efuse->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(efuse->base))
		return PTR_ERR(efuse->base);
136

137 138 139
	efuse->clk = devm_clk_get(&pdev->dev, "pclk_efuse");
	if (IS_ERR(efuse->clk))
		return PTR_ERR(efuse->clk);
140

141
	efuse->dev = &pdev->dev;
142 143 144

	rockchip_efuse_regmap_config.max_register = resource_size(res) - 1;

145 146
	regmap = devm_regmap_init(efuse->dev, &rockchip_efuse_bus,
				  efuse, &rockchip_efuse_regmap_config);
147
	if (IS_ERR(regmap)) {
148
		dev_err(efuse->dev, "regmap init failed\n");
149 150
		return PTR_ERR(regmap);
	}
151 152

	econfig.dev = efuse->dev;
153 154 155 156 157 158 159 160 161
	nvmem = nvmem_register(&econfig);
	if (IS_ERR(nvmem))
		return PTR_ERR(nvmem);

	platform_set_drvdata(pdev, nvmem);

	return 0;
}

162
static int rockchip_efuse_remove(struct platform_device *pdev)
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
{
	struct nvmem_device *nvmem = platform_get_drvdata(pdev);

	return nvmem_unregister(nvmem);
}

static struct platform_driver rockchip_efuse_driver = {
	.probe = rockchip_efuse_probe,
	.remove = rockchip_efuse_remove,
	.driver = {
		.name = "rockchip-efuse",
		.of_match_table = rockchip_efuse_match,
	},
};

module_platform_driver(rockchip_efuse_driver);
MODULE_DESCRIPTION("rockchip_efuse driver");
MODULE_LICENSE("GPL v2");