sh_eth.c 64.5 KB
Newer Older
1 2 3
/*
 *  SuperH Ethernet device driver
 *
4
 *  Copyright (C) 2006-2012 Nobuhiro Iwamatsu
5 6
 *  Copyright (C) 2008-2013 Renesas Solutions Corp.
 *  Copyright (C) 2013 Cogent Embedded, Inc.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms and conditions of the GNU General Public License,
 *  version 2, as published by the Free Software Foundation.
 *
 *  This program is distributed in the hope it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc.,
 *  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 *
 *  The full GNU General Public License is included in this distribution in
 *  the file called "COPYING".
 */

#include <linux/init.h>
Y
Yoshihiro Shimoda 已提交
25 26 27
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/spinlock.h>
28
#include <linux/interrupt.h>
29 30 31 32 33 34 35 36 37
#include <linux/dma-mapping.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/platform_device.h>
#include <linux/mdio-bitbang.h>
#include <linux/netdevice.h>
#include <linux/phy.h>
#include <linux/cache.h>
#include <linux/io.h>
38
#include <linux/pm_runtime.h>
39
#include <linux/slab.h>
40
#include <linux/ethtool.h>
41
#include <linux/if_vlan.h>
42
#include <linux/clk.h>
43
#include <linux/sh_eth.h>
44 45 46

#include "sh_eth.h"

47 48 49 50 51 52
#define SH_ETH_DEF_MSG_ENABLE \
		(NETIF_MSG_LINK	| \
		NETIF_MSG_TIMER	| \
		NETIF_MSG_RX_ERR| \
		NETIF_MSG_TX_ERR)

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
	[EDSR]		= 0x0000,
	[EDMR]		= 0x0400,
	[EDTRR]		= 0x0408,
	[EDRRR]		= 0x0410,
	[EESR]		= 0x0428,
	[EESIPR]	= 0x0430,
	[TDLAR]		= 0x0010,
	[TDFAR]		= 0x0014,
	[TDFXR]		= 0x0018,
	[TDFFR]		= 0x001c,
	[RDLAR]		= 0x0030,
	[RDFAR]		= 0x0034,
	[RDFXR]		= 0x0038,
	[RDFFR]		= 0x003c,
	[TRSCER]	= 0x0438,
	[RMFCR]		= 0x0440,
	[TFTR]		= 0x0448,
	[FDR]		= 0x0450,
	[RMCR]		= 0x0458,
	[RPADIR]	= 0x0460,
	[FCFTR]		= 0x0468,
	[CSMR]		= 0x04E4,

	[ECMR]		= 0x0500,
	[ECSR]		= 0x0510,
	[ECSIPR]	= 0x0518,
	[PIR]		= 0x0520,
	[PSR]		= 0x0528,
	[PIPR]		= 0x052c,
	[RFLR]		= 0x0508,
	[APR]		= 0x0554,
	[MPR]		= 0x0558,
	[PFTCR]		= 0x055c,
	[PFRCR]		= 0x0560,
	[TPAUSER]	= 0x0564,
	[GECMR]		= 0x05b0,
	[BCULR]		= 0x05b4,
	[MAHR]		= 0x05c0,
	[MALR]		= 0x05c8,
	[TROCR]		= 0x0700,
	[CDCR]		= 0x0708,
	[LCCR]		= 0x0710,
	[CEFCR]		= 0x0740,
	[FRECR]		= 0x0748,
	[TSFRCR]	= 0x0750,
	[TLFRCR]	= 0x0758,
	[RFCR]		= 0x0760,
	[CERCR]		= 0x0768,
	[CEECR]		= 0x0770,
	[MAFCR]		= 0x0778,
	[RMII_MII]	= 0x0790,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_FWEN0]	= 0x0010,
	[TSU_FWEN1]	= 0x0014,
	[TSU_FCM]	= 0x0018,
	[TSU_BSYSL0]	= 0x0020,
	[TSU_BSYSL1]	= 0x0024,
	[TSU_PRISL0]	= 0x0028,
	[TSU_PRISL1]	= 0x002c,
	[TSU_FWSL0]	= 0x0030,
	[TSU_FWSL1]	= 0x0034,
	[TSU_FWSLC]	= 0x0038,
	[TSU_QTAG0]	= 0x0040,
	[TSU_QTAG1]	= 0x0044,
	[TSU_FWSR]	= 0x0050,
	[TSU_FWINMK]	= 0x0054,
	[TSU_ADQT0]	= 0x0048,
	[TSU_ADQT1]	= 0x004c,
	[TSU_VTAG0]	= 0x0058,
	[TSU_VTAG1]	= 0x005c,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,
	[TSU_ADRH0]	= 0x0100,
	[TSU_ADRL0]	= 0x0104,
	[TSU_ADRH31]	= 0x01f8,
	[TSU_ADRL31]	= 0x01fc,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008c,
	[FWNLCR0]	= 0x0090,
	[FWALCR0]	= 0x0094,
	[TXNLCR1]	= 0x00a0,
	[TXALCR1]	= 0x00a0,
	[RXNLCR1]	= 0x00a8,
	[RXALCR1]	= 0x00ac,
	[FWNLCR1]	= 0x00b0,
	[FWALCR1]	= 0x00b4,
};

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
	[ECMR]		= 0x0300,
	[RFLR]		= 0x0308,
	[ECSR]		= 0x0310,
	[ECSIPR]	= 0x0318,
	[PIR]		= 0x0320,
	[PSR]		= 0x0328,
	[RDMLR]		= 0x0340,
	[IPGR]		= 0x0350,
	[APR]		= 0x0354,
	[MPR]		= 0x0358,
	[RFCF]		= 0x0360,
	[TPAUSER]	= 0x0364,
	[TPAUSECR]	= 0x0368,
	[MAHR]		= 0x03c0,
	[MALR]		= 0x03c8,
	[TROCR]		= 0x03d0,
	[CDCR]		= 0x03d4,
	[LCCR]		= 0x03d8,
	[CNDCR]		= 0x03dc,
	[CEFCR]		= 0x03e4,
	[FRECR]		= 0x03e8,
	[TSFRCR]	= 0x03ec,
	[TLFRCR]	= 0x03f0,
	[RFCR]		= 0x03f4,
	[MAFCR]		= 0x03f8,

	[EDMR]		= 0x0200,
	[EDTRR]		= 0x0208,
	[EDRRR]		= 0x0210,
	[TDLAR]		= 0x0218,
	[RDLAR]		= 0x0220,
	[EESR]		= 0x0228,
	[EESIPR]	= 0x0230,
	[TRSCER]	= 0x0238,
	[RMFCR]		= 0x0240,
	[TFTR]		= 0x0248,
	[FDR]		= 0x0250,
	[RMCR]		= 0x0258,
	[TFUCR]		= 0x0264,
	[RFOCR]		= 0x0268,
	[FCFTR]		= 0x0270,
	[TRIMD]		= 0x027c,
};

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
	[ECMR]		= 0x0100,
	[RFLR]		= 0x0108,
	[ECSR]		= 0x0110,
	[ECSIPR]	= 0x0118,
	[PIR]		= 0x0120,
	[PSR]		= 0x0128,
	[RDMLR]		= 0x0140,
	[IPGR]		= 0x0150,
	[APR]		= 0x0154,
	[MPR]		= 0x0158,
	[TPAUSER]	= 0x0164,
	[RFCF]		= 0x0160,
	[TPAUSECR]	= 0x0168,
	[BCFRR]		= 0x016c,
	[MAHR]		= 0x01c0,
	[MALR]		= 0x01c8,
	[TROCR]		= 0x01d0,
	[CDCR]		= 0x01d4,
	[LCCR]		= 0x01d8,
	[CNDCR]		= 0x01dc,
	[CEFCR]		= 0x01e4,
	[FRECR]		= 0x01e8,
	[TSFRCR]	= 0x01ec,
	[TLFRCR]	= 0x01f0,
	[RFCR]		= 0x01f4,
	[MAFCR]		= 0x01f8,
	[RTRATE]	= 0x01fc,

	[EDMR]		= 0x0000,
	[EDTRR]		= 0x0008,
	[EDRRR]		= 0x0010,
	[TDLAR]		= 0x0018,
	[RDLAR]		= 0x0020,
	[EESR]		= 0x0028,
	[EESIPR]	= 0x0030,
	[TRSCER]	= 0x0038,
	[RMFCR]		= 0x0040,
	[TFTR]		= 0x0048,
	[FDR]		= 0x0050,
	[RMCR]		= 0x0058,
	[TFUCR]		= 0x0064,
	[RFOCR]		= 0x0068,
	[FCFTR]		= 0x0070,
	[RPADIR]	= 0x0078,
	[TRIMD]		= 0x007c,
	[RBWAR]		= 0x00c8,
	[RDFAR]		= 0x00cc,
	[TBRAR]		= 0x00d4,
	[TDFAR]		= 0x00d8,
};

static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
	[ECMR]		= 0x0160,
	[ECSR]		= 0x0164,
	[ECSIPR]	= 0x0168,
	[PIR]		= 0x016c,
	[MAHR]		= 0x0170,
	[MALR]		= 0x0174,
	[RFLR]		= 0x0178,
	[PSR]		= 0x017c,
	[TROCR]		= 0x0180,
	[CDCR]		= 0x0184,
	[LCCR]		= 0x0188,
	[CNDCR]		= 0x018c,
	[CEFCR]		= 0x0194,
	[FRECR]		= 0x0198,
	[TSFRCR]	= 0x019c,
	[TLFRCR]	= 0x01a0,
	[RFCR]		= 0x01a4,
	[MAFCR]		= 0x01a8,
	[IPGR]		= 0x01b4,
	[APR]		= 0x01b8,
	[MPR]		= 0x01bc,
	[TPAUSER]	= 0x01c4,
	[BCFR]		= 0x01cc,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_FWEN0]	= 0x0010,
	[TSU_FWEN1]	= 0x0014,
	[TSU_FCM]	= 0x0018,
	[TSU_BSYSL0]	= 0x0020,
	[TSU_BSYSL1]	= 0x0024,
	[TSU_PRISL0]	= 0x0028,
	[TSU_PRISL1]	= 0x002c,
	[TSU_FWSL0]	= 0x0030,
	[TSU_FWSL1]	= 0x0034,
	[TSU_FWSLC]	= 0x0038,
	[TSU_QTAGM0]	= 0x0040,
	[TSU_QTAGM1]	= 0x0044,
	[TSU_ADQT0]	= 0x0048,
	[TSU_ADQT1]	= 0x004c,
	[TSU_FWSR]	= 0x0050,
	[TSU_FWINMK]	= 0x0054,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008c,
	[FWNLCR0]	= 0x0090,
	[FWALCR0]	= 0x0094,
	[TXNLCR1]	= 0x00a0,
	[TXALCR1]	= 0x00a0,
	[RXNLCR1]	= 0x00a8,
	[RXALCR1]	= 0x00ac,
	[FWNLCR1]	= 0x00b0,
	[FWALCR1]	= 0x00b4,

	[TSU_ADRH0]	= 0x0100,
	[TSU_ADRL0]	= 0x0104,
	[TSU_ADRL31]	= 0x01fc,
};

316 317 318 319 320 321 322 323
static int sh_eth_is_gether(struct sh_eth_private *mdp)
{
	if (mdp->reg_offset == sh_eth_offset_gigabit)
		return 1;
	else
		return 0;
}

324
static void __maybe_unused sh_eth_select_mii(struct net_device *ndev)
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
{
	u32 value = 0x0;
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->phy_interface) {
	case PHY_INTERFACE_MODE_GMII:
		value = 0x2;
		break;
	case PHY_INTERFACE_MODE_MII:
		value = 0x1;
		break;
	case PHY_INTERFACE_MODE_RMII:
		value = 0x0;
		break;
	default:
		pr_warn("PHY interface mode was not setup. Set to MII.\n");
		value = 0x1;
		break;
	}

	sh_eth_write(ndev, value, RMII_MII);
}

348
static void __maybe_unused sh_eth_set_duplex(struct net_device *ndev)
349 350 351 352
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	if (mdp->duplex) /* Full */
353
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
354
	else		/* Half */
355
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
356 357
}

358 359
/* There is CPU dependent code */
#if defined(CONFIG_ARCH_R8A7778) || defined(CONFIG_ARCH_R8A7779)
360 361 362
static void sh_eth_set_rate(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
363

364 365 366 367 368 369 370 371 372 373 374 375
	switch (mdp->speed) {
	case 10: /* 10BASE */
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
		break;
	case 100:/* 100BASE */
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
		break;
	default:
		break;
	}
}

S
Sergei Shtylyov 已提交
376
/* R8A7778/9 */
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate,

	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
	.eesipr_value	= 0x01ff009f,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
			  EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
	.tx_error_check	= EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
};
395
#endif
396

397
static void sh_eth_set_rate_sh7724(struct net_device *ndev)
398 399
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
400 401 402

	switch (mdp->speed) {
	case 10: /* 10BASE */
403
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
404 405
		break;
	case 100:/* 100BASE */
406
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
407 408 409 410 411 412 413
		break;
	default:
		break;
	}
}

/* SH7724 */
414
static struct sh_eth_cpu_data sh7724_data = {
415
	.set_duplex	= sh_eth_set_duplex,
416
	.set_rate	= sh_eth_set_rate_sh7724,
417 418 419 420 421 422 423 424 425 426 427 428 429 430

	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x01ff009f,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
			  EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
	.tx_error_check	= EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
431 432
	.rpadir		= 1,
	.rpadir_value	= 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
433
};
434

435
static void sh_eth_set_rate_sh7757(struct net_device *ndev)
436 437 438 439 440
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
441
		sh_eth_write(ndev, 0, RTRATE);
442 443
		break;
	case 100:/* 100BASE */
444
		sh_eth_write(ndev, 1, RTRATE);
445 446 447 448 449 450 451
		break;
	default:
		break;
	}
}

/* SH7757 */
452 453 454
static struct sh_eth_cpu_data sh7757_data = {
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_sh7757,
455 456 457 458 459 460 461 462 463

	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
	.rmcr_value	= 0x00000001,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
			  EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
	.tx_error_check	= EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,

464
	.irq_flags	= IRQF_SHARED,
465 466 467 468 469
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.no_ade		= 1,
470 471
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
472
};
473

474 475 476 477 478 479 480 481 482 483
#define SH_GIGA_ETH_BASE	0xfee00000
#define GIGA_MALR(port)		(SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
#define GIGA_MAHR(port)		(SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
static void sh_eth_chip_reset_giga(struct net_device *ndev)
{
	int i;
	unsigned long mahr[2], malr[2];

	/* save MAHR and MALR */
	for (i = 0; i < 2; i++) {
Y
Yoshihiro Shimoda 已提交
484 485
		malr[i] = ioread32((void *)GIGA_MALR(i));
		mahr[i] = ioread32((void *)GIGA_MAHR(i));
486 487 488
	}

	/* reset device */
Y
Yoshihiro Shimoda 已提交
489
	iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
490 491 492 493
	mdelay(1);

	/* restore MAHR and MALR */
	for (i = 0; i < 2; i++) {
Y
Yoshihiro Shimoda 已提交
494 495
		iowrite32(malr[i], (void *)GIGA_MALR(i));
		iowrite32(mahr[i], (void *)GIGA_MAHR(i));
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
	}
}

static void sh_eth_set_rate_giga(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
		sh_eth_write(ndev, 0x00000000, GECMR);
		break;
	case 100:/* 100BASE */
		sh_eth_write(ndev, 0x00000010, GECMR);
		break;
	case 1000: /* 1000BASE */
		sh_eth_write(ndev, 0x00000020, GECMR);
		break;
	default:
		break;
	}
}

/* SH7757(GETHERC) */
519
static struct sh_eth_cpu_data sh7757_data_giga = {
520
	.chip_reset	= sh_eth_chip_reset_giga,
521
	.set_duplex	= sh_eth_set_duplex,
522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
	.set_rate	= sh_eth_set_rate_giga,

	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
			  EESR_ECI,
	.tx_error_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
			  EESR_TFE,
	.fdr_value	= 0x0000072f,
	.rmcr_value	= 0x00000001,

537
	.irq_flags	= IRQF_SHARED,
538 539 540 541 542 543 544 545 546
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
	.no_trimd	= 1,
	.no_ade		= 1,
547
	.tsu		= 1,
548 549
};

550 551
static void sh_eth_chip_reset(struct net_device *ndev)
{
552 553
	struct sh_eth_private *mdp = netdev_priv(ndev);

554
	/* reset device */
555
	sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
556 557 558
	mdelay(1);
}

559
static void sh_eth_set_rate_gether(struct net_device *ndev)
560 561 562 563 564
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
565
		sh_eth_write(ndev, GECMR_10, GECMR);
566 567
		break;
	case 100:/* 100BASE */
568
		sh_eth_write(ndev, GECMR_100, GECMR);
569 570
		break;
	case 1000: /* 1000BASE */
571
		sh_eth_write(ndev, GECMR_1000, GECMR);
572 573 574 575 576 577
		break;
	default:
		break;
	}
}

578 579
/* SH7734 */
static struct sh_eth_cpu_data sh7734_data = {
580 581
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
	.set_rate	= sh_eth_set_rate_gether,

	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
			  EESR_ECI,
	.tx_error_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
			  EESR_TFE,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
	.tsu		= 1,
	.hw_crc		= 1,
	.select_mii	= 1,
};

/* SH7763 */
static struct sh_eth_cpu_data sh7763_data = {
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_gether,
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630

	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
			  EESR_ECI,
	.tx_error_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
			  EESR_TFE,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
631
	.tsu		= 1,
632
	.irq_flags	= IRQF_SHARED,
633 634
};

635
static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
636 637 638 639 640 641 642
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	/* reset device */
	sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
	mdelay(1);

643
	sh_eth_select_mii(ndev);
644 645 646
}

/* R8A7740 */
647 648
static struct sh_eth_cpu_data r8a7740_data = {
	.chip_reset	= sh_eth_chip_reset_r8a7740,
649
	.set_duplex	= sh_eth_set_duplex,
650
	.set_rate	= sh_eth_set_rate_gether,
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670

	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
			  EESR_ECI,
	.tx_error_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
			  EESR_TFE,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
	.tsu		= 1,
671
	.select_mii	= 1,
672 673
};

674
static struct sh_eth_cpu_data sh7619_data = {
675 676 677 678 679 680 681
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
};
682 683

static struct sh_eth_cpu_data sh771x_data = {
684
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
685
	.tsu		= 1,
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
};

static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
{
	if (!cd->ecsr_value)
		cd->ecsr_value = DEFAULT_ECSR_INIT;

	if (!cd->ecsipr_value)
		cd->ecsipr_value = DEFAULT_ECSIPR_INIT;

	if (!cd->fcftr_value)
		cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
				  DEFAULT_FIFO_F_D_RFD;

	if (!cd->fdr_value)
		cd->fdr_value = DEFAULT_FDR_INIT;

	if (!cd->rmcr_value)
		cd->rmcr_value = DEFAULT_RMCR_VALUE;

	if (!cd->tx_check)
		cd->tx_check = DEFAULT_TX_CHECK;

	if (!cd->eesr_err_check)
		cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;

	if (!cd->tx_error_check)
		cd->tx_error_check = DEFAULT_TX_ERROR_CHECK;
}

716 717 718 719 720 721 722 723 724 725 726 727
static int sh_eth_check_reset(struct net_device *ndev)
{
	int ret = 0;
	int cnt = 100;

	while (cnt > 0) {
		if (!(sh_eth_read(ndev, EDMR) & 0x3))
			break;
		mdelay(1);
		cnt--;
	}
	if (cnt < 0) {
728
		pr_err("Device reset fail\n");
729 730 731
		ret = -ETIMEDOUT;
	}
	return ret;
732
}
733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775

static int sh_eth_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret = 0;

	if (sh_eth_is_gether(mdp)) {
		sh_eth_write(ndev, EDSR_ENALL, EDSR);
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
			     EDMR);

		ret = sh_eth_check_reset(ndev);
		if (ret)
			goto out;

		/* Table Init */
		sh_eth_write(ndev, 0x0, TDLAR);
		sh_eth_write(ndev, 0x0, TDFAR);
		sh_eth_write(ndev, 0x0, TDFXR);
		sh_eth_write(ndev, 0x0, TDFFR);
		sh_eth_write(ndev, 0x0, RDLAR);
		sh_eth_write(ndev, 0x0, RDFAR);
		sh_eth_write(ndev, 0x0, RDFXR);
		sh_eth_write(ndev, 0x0, RDFFR);

		/* Reset HW CRC register */
		if (mdp->cd->hw_crc)
			sh_eth_write(ndev, 0x0, CSMR);

		/* Select MII mode */
		if (mdp->cd->select_mii)
			sh_eth_select_mii(ndev);
	} else {
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
			     EDMR);
		mdelay(3);
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
			     EDMR);
	}

out:
	return ret;
}
776

777
#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
static void sh_eth_set_receive_align(struct sk_buff *skb)
{
	int reserve;

	reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
	if (reserve)
		skb_reserve(skb, reserve);
}
#else
static void sh_eth_set_receive_align(struct sk_buff *skb)
{
	skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
}
#endif


794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
/* CPU <-> EDMAC endian convert */
static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
{
	switch (mdp->edmac_endian) {
	case EDMAC_LITTLE_ENDIAN:
		return cpu_to_le32(x);
	case EDMAC_BIG_ENDIAN:
		return cpu_to_be32(x);
	}
	return x;
}

static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
{
	switch (mdp->edmac_endian) {
	case EDMAC_LITTLE_ENDIAN:
		return le32_to_cpu(x);
	case EDMAC_BIG_ENDIAN:
		return be32_to_cpu(x);
	}
	return x;
}

817 818 819 820 821
/*
 * Program the hardware MAC address from dev->dev_addr.
 */
static void update_mac_address(struct net_device *ndev)
{
822 823 824 825 826
	sh_eth_write(ndev,
		(ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
		(ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
	sh_eth_write(ndev,
		(ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
827 828 829 830 831 832 833 834 835 836
}

/*
 * Get MAC address from SuperH MAC address register
 *
 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
 * When you want use this device, you must set MAC address in bootloader.
 *
 */
837
static void read_mac_address(struct net_device *ndev, unsigned char *mac)
838
{
839 840 841
	if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
		memcpy(ndev->dev_addr, mac, 6);
	} else {
842 843 844 845 846 847
		ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
		ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
		ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
		ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
		ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
		ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
848
	}
849 850
}

851 852 853 854 855 856 857 858
static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
{
	if (sh_eth_is_gether(mdp))
		return EDTRR_TRNS_GETHER;
	else
		return EDTRR_TRNS_ETHER;
}

859
struct bb_info {
Y
Yoshihiro Shimoda 已提交
860
	void (*set_gate)(void *addr);
861
	struct mdiobb_ctrl ctrl;
Y
Yoshihiro Shimoda 已提交
862
	void *addr;
863 864 865 866 867 868 869
	u32 mmd_msk;/* MMD */
	u32 mdo_msk;
	u32 mdi_msk;
	u32 mdc_msk;
};

/* PHY bit set */
Y
Yoshihiro Shimoda 已提交
870
static void bb_set(void *addr, u32 msk)
871
{
Y
Yoshihiro Shimoda 已提交
872
	iowrite32(ioread32(addr) | msk, addr);
873 874 875
}

/* PHY bit clear */
Y
Yoshihiro Shimoda 已提交
876
static void bb_clr(void *addr, u32 msk)
877
{
Y
Yoshihiro Shimoda 已提交
878
	iowrite32((ioread32(addr) & ~msk), addr);
879 880 881
}

/* PHY bit read */
Y
Yoshihiro Shimoda 已提交
882
static int bb_read(void *addr, u32 msk)
883
{
Y
Yoshihiro Shimoda 已提交
884
	return (ioread32(addr) & msk) != 0;
885 886 887 888 889 890
}

/* Data I/O pin control */
static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
891 892 893 894

	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

895 896 897 898 899 900 901 902 903 904 905
	if (bit)
		bb_set(bitbang->addr, bitbang->mmd_msk);
	else
		bb_clr(bitbang->addr, bitbang->mmd_msk);
}

/* Set bit data*/
static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);

906 907 908
	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

909 910 911 912 913 914 915 916 917 918
	if (bit)
		bb_set(bitbang->addr, bitbang->mdo_msk);
	else
		bb_clr(bitbang->addr, bitbang->mdo_msk);
}

/* Get bit data*/
static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
919 920 921 922

	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

923 924 925 926 927 928 929 930
	return bb_read(bitbang->addr, bitbang->mdi_msk);
}

/* MDC pin control */
static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);

931 932 933
	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956
	if (bit)
		bb_set(bitbang->addr, bitbang->mdc_msk);
	else
		bb_clr(bitbang->addr, bitbang->mdc_msk);
}

/* mdio bus control struct */
static struct mdiobb_ops bb_ops = {
	.owner = THIS_MODULE,
	.set_mdc = sh_mdc_ctrl,
	.set_mdio_dir = sh_mmd_ctrl,
	.set_mdio_data = sh_set_mdio,
	.get_mdio_data = sh_get_mdio,
};

/* free skb and descriptor buffer */
static void sh_eth_ring_free(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i;

	/* Free Rx skb ringbuffer */
	if (mdp->rx_skbuff) {
957
		for (i = 0; i < mdp->num_rx_ring; i++) {
958 959 960 961 962
			if (mdp->rx_skbuff[i])
				dev_kfree_skb(mdp->rx_skbuff[i]);
		}
	}
	kfree(mdp->rx_skbuff);
963
	mdp->rx_skbuff = NULL;
964 965 966

	/* Free Tx skb ringbuffer */
	if (mdp->tx_skbuff) {
967
		for (i = 0; i < mdp->num_tx_ring; i++) {
968 969 970 971 972
			if (mdp->tx_skbuff[i])
				dev_kfree_skb(mdp->tx_skbuff[i]);
		}
	}
	kfree(mdp->tx_skbuff);
973
	mdp->tx_skbuff = NULL;
974 975 976 977 978 979 980 981 982 983
}

/* format skb and descriptor buffer */
static void sh_eth_ring_format(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i;
	struct sk_buff *skb;
	struct sh_eth_rxdesc *rxdesc = NULL;
	struct sh_eth_txdesc *txdesc = NULL;
984 985
	int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
	int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
986 987 988 989 990 991 992

	mdp->cur_rx = mdp->cur_tx = 0;
	mdp->dirty_rx = mdp->dirty_tx = 0;

	memset(mdp->rx_ring, 0, rx_ringsize);

	/* build Rx ring buffer */
993
	for (i = 0; i < mdp->num_rx_ring; i++) {
994 995
		/* skb */
		mdp->rx_skbuff[i] = NULL;
996
		skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
997 998 999
		mdp->rx_skbuff[i] = skb;
		if (skb == NULL)
			break;
1000
		dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
1001
				DMA_FROM_DEVICE);
1002 1003
		sh_eth_set_receive_align(skb);

1004 1005
		/* RX descriptor */
		rxdesc = &mdp->rx_ring[i];
1006
		rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
1007
		rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
1008 1009

		/* The size of the buffer is 16 byte boundary. */
1010
		rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
1011 1012
		/* Rx descriptor address set */
		if (i == 0) {
1013
			sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
1014 1015
			if (sh_eth_is_gether(mdp))
				sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
1016
		}
1017 1018
	}

1019
	mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
1020 1021

	/* Mark the last entry as wrapping the ring. */
1022
	rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
1023 1024 1025 1026

	memset(mdp->tx_ring, 0, tx_ringsize);

	/* build Tx ring buffer */
1027
	for (i = 0; i < mdp->num_tx_ring; i++) {
1028 1029
		mdp->tx_skbuff[i] = NULL;
		txdesc = &mdp->tx_ring[i];
1030
		txdesc->status = cpu_to_edmac(mdp, TD_TFP);
1031
		txdesc->buffer_length = 0;
1032
		if (i == 0) {
1033
			/* Tx descriptor address set */
1034
			sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
1035 1036
			if (sh_eth_is_gether(mdp))
				sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
1037
		}
1038 1039
	}

1040
	txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
}

/* Get skb and descriptor buffer */
static int sh_eth_ring_init(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int rx_ringsize, tx_ringsize, ret = 0;

	/*
	 * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
	 * card needs room to do 8 byte alignment, +2 so we can reserve
	 * the first 2 bytes, and +16 gets room for the status word from the
	 * card.
	 */
	mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
			  (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
1057 1058
	if (mdp->cd->rpadir)
		mdp->rx_buf_sz += NET_IP_ALIGN;
1059 1060

	/* Allocate RX and TX skb rings */
1061 1062
	mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
				       sizeof(*mdp->rx_skbuff), GFP_KERNEL);
1063 1064 1065 1066 1067
	if (!mdp->rx_skbuff) {
		ret = -ENOMEM;
		return ret;
	}

1068 1069
	mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
				       sizeof(*mdp->tx_skbuff), GFP_KERNEL);
1070 1071 1072 1073 1074 1075
	if (!mdp->tx_skbuff) {
		ret = -ENOMEM;
		goto skb_ring_free;
	}

	/* Allocate all Rx descriptors. */
1076
	rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1077
	mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
1078
					  GFP_KERNEL);
1079 1080 1081 1082 1083 1084 1085 1086
	if (!mdp->rx_ring) {
		ret = -ENOMEM;
		goto desc_ring_free;
	}

	mdp->dirty_rx = 0;

	/* Allocate all Tx descriptors. */
1087
	tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1088
	mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
1089
					  GFP_KERNEL);
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
	if (!mdp->tx_ring) {
		ret = -ENOMEM;
		goto desc_ring_free;
	}
	return ret;

desc_ring_free:
	/* free DMA buffer */
	dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);

skb_ring_free:
	/* Free Rx and Tx skb ring buffer */
	sh_eth_ring_free(ndev);
1103 1104
	mdp->tx_ring = NULL;
	mdp->rx_ring = NULL;
1105 1106 1107 1108

	return ret;
}

1109 1110 1111 1112 1113
static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
{
	int ringsize;

	if (mdp->rx_ring) {
1114
		ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1115 1116 1117 1118 1119 1120
		dma_free_coherent(NULL, ringsize, mdp->rx_ring,
				  mdp->rx_desc_dma);
		mdp->rx_ring = NULL;
	}

	if (mdp->tx_ring) {
1121
		ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1122 1123 1124 1125 1126 1127
		dma_free_coherent(NULL, ringsize, mdp->tx_ring,
				  mdp->tx_desc_dma);
		mdp->tx_ring = NULL;
	}
}

1128
static int sh_eth_dev_init(struct net_device *ndev, bool start)
1129 1130 1131 1132 1133 1134
{
	int ret = 0;
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 val;

	/* Soft Reset */
1135 1136 1137
	ret = sh_eth_reset(ndev);
	if (ret)
		goto out;
1138

1139 1140
	/* Descriptor format */
	sh_eth_ring_format(ndev);
1141
	if (mdp->cd->rpadir)
1142
		sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
1143 1144

	/* all sh_eth int mask */
1145
	sh_eth_write(ndev, 0, EESIPR);
1146

1147
#if defined(__LITTLE_ENDIAN)
1148
	if (mdp->cd->hw_swap)
1149
		sh_eth_write(ndev, EDMR_EL, EDMR);
1150
	else
1151
#endif
1152
		sh_eth_write(ndev, 0, EDMR);
1153

1154
	/* FIFO size set */
1155 1156
	sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
	sh_eth_write(ndev, 0, TFTR);
1157

1158
	/* Frame recv control */
1159
	sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
1160

1161
	sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
1162

1163
	if (mdp->cd->bculr)
1164
		sh_eth_write(ndev, 0x800, BCULR);	/* Burst sycle set */
1165

1166
	sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
1167

1168
	if (!mdp->cd->no_trimd)
1169
		sh_eth_write(ndev, 0, TRIMD);
1170

1171
	/* Recv frame limit set register */
1172 1173
	sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
		     RFLR);
1174

1175
	sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
1176 1177
	if (start)
		sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1178 1179

	/* PAUSE Prohibition */
1180
	val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
1181 1182
		ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;

1183
	sh_eth_write(ndev, val, ECMR);
1184

1185 1186 1187
	if (mdp->cd->set_rate)
		mdp->cd->set_rate(ndev);

1188
	/* E-MAC Status Register clear */
1189
	sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
1190 1191

	/* E-MAC Interrupt Enable register */
1192 1193
	if (start)
		sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
1194 1195 1196 1197 1198

	/* Set MAC address */
	update_mac_address(ndev);

	/* mask reset */
1199
	if (mdp->cd->apr)
1200
		sh_eth_write(ndev, APR_AP, APR);
1201
	if (mdp->cd->mpr)
1202
		sh_eth_write(ndev, MPR_MP, MPR);
1203
	if (mdp->cd->tpauser)
1204
		sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
1205

1206 1207 1208
	if (start) {
		/* Setting the Rx mode will start the Rx process. */
		sh_eth_write(ndev, EDRRR_R, EDRRR);
1209

1210 1211
		netif_start_queue(ndev);
	}
1212

1213
out:
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	return ret;
}

/* free Tx skb function */
static int sh_eth_txfree(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_txdesc *txdesc;
	int freeNum = 0;
	int entry = 0;

	for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1226
		entry = mdp->dirty_tx % mdp->num_tx_ring;
1227
		txdesc = &mdp->tx_ring[entry];
1228
		if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
1229 1230 1231
			break;
		/* Free the original skb. */
		if (mdp->tx_skbuff[entry]) {
1232 1233
			dma_unmap_single(&ndev->dev, txdesc->addr,
					 txdesc->buffer_length, DMA_TO_DEVICE);
1234 1235 1236 1237
			dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
			mdp->tx_skbuff[entry] = NULL;
			freeNum++;
		}
1238
		txdesc->status = cpu_to_edmac(mdp, TD_TFP);
1239
		if (entry >= mdp->num_tx_ring - 1)
1240
			txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
1241

1242 1243
		ndev->stats.tx_packets++;
		ndev->stats.tx_bytes += txdesc->buffer_length;
1244 1245 1246 1247 1248
	}
	return freeNum;
}

/* Packet receive function */
1249
static int sh_eth_rx(struct net_device *ndev, u32 intr_status)
1250 1251 1252 1253
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_rxdesc *rxdesc;

1254 1255
	int entry = mdp->cur_rx % mdp->num_rx_ring;
	int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
1256 1257
	struct sk_buff *skb;
	u16 pkt_len = 0;
1258
	u32 desc_status;
1259 1260

	rxdesc = &mdp->rx_ring[entry];
1261 1262
	while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
		desc_status = edmac_to_cpu(mdp, rxdesc->status);
1263 1264
		pkt_len = rxdesc->frame_length;

1265 1266 1267 1268
#if defined(CONFIG_ARCH_R8A7740)
		desc_status >>= 16;
#endif

1269 1270 1271 1272
		if (--boguscnt < 0)
			break;

		if (!(desc_status & RDFEND))
1273
			ndev->stats.rx_length_errors++;
1274 1275 1276

		if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
				   RD_RFS5 | RD_RFS6 | RD_RFS10)) {
1277
			ndev->stats.rx_errors++;
1278
			if (desc_status & RD_RFS1)
1279
				ndev->stats.rx_crc_errors++;
1280
			if (desc_status & RD_RFS2)
1281
				ndev->stats.rx_frame_errors++;
1282
			if (desc_status & RD_RFS3)
1283
				ndev->stats.rx_length_errors++;
1284
			if (desc_status & RD_RFS4)
1285
				ndev->stats.rx_length_errors++;
1286
			if (desc_status & RD_RFS6)
1287
				ndev->stats.rx_missed_errors++;
1288
			if (desc_status & RD_RFS10)
1289
				ndev->stats.rx_over_errors++;
1290
		} else {
1291 1292 1293 1294
			if (!mdp->cd->hw_swap)
				sh_eth_soft_swap(
					phys_to_virt(ALIGN(rxdesc->addr, 4)),
					pkt_len + 2);
1295 1296
			skb = mdp->rx_skbuff[entry];
			mdp->rx_skbuff[entry] = NULL;
1297 1298
			if (mdp->cd->rpadir)
				skb_reserve(skb, NET_IP_ALIGN);
1299 1300 1301
			skb_put(skb, pkt_len);
			skb->protocol = eth_type_trans(skb, ndev);
			netif_rx(skb);
1302 1303
			ndev->stats.rx_packets++;
			ndev->stats.rx_bytes += pkt_len;
1304
		}
1305
		rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
1306
		entry = (++mdp->cur_rx) % mdp->num_rx_ring;
1307
		rxdesc = &mdp->rx_ring[entry];
1308 1309 1310 1311
	}

	/* Refill the Rx ring buffers. */
	for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
1312
		entry = mdp->dirty_rx % mdp->num_rx_ring;
1313
		rxdesc = &mdp->rx_ring[entry];
1314
		/* The size of the buffer is 16 byte boundary. */
1315
		rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
1316

1317
		if (mdp->rx_skbuff[entry] == NULL) {
1318
			skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
1319 1320 1321
			mdp->rx_skbuff[entry] = skb;
			if (skb == NULL)
				break;	/* Better luck next round. */
1322
			dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
1323
					DMA_FROM_DEVICE);
1324 1325
			sh_eth_set_receive_align(skb);

1326
			skb_checksum_none_assert(skb);
1327
			rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
1328
		}
1329
		if (entry >= mdp->num_rx_ring - 1)
1330
			rxdesc->status |=
1331
				cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
1332 1333
		else
			rxdesc->status |=
1334
				cpu_to_edmac(mdp, RD_RACT | RD_RFP);
1335 1336 1337 1338
	}

	/* Restart Rx engine if stopped. */
	/* If we don't need to check status, don't. -KDU */
1339
	if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
1340 1341 1342 1343 1344
		/* fix the values for the next receiving if RDE is set */
		if (intr_status & EESR_RDE)
			mdp->cur_rx = mdp->dirty_rx =
				(sh_eth_read(ndev, RDFAR) -
				 sh_eth_read(ndev, RDLAR)) >> 4;
1345
		sh_eth_write(ndev, EDRRR_R, EDRRR);
1346
	}
1347 1348 1349 1350

	return 0;
}

1351
static void sh_eth_rcv_snd_disable(struct net_device *ndev)
1352 1353
{
	/* disable tx and rx */
1354 1355
	sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
		~(ECMR_RE | ECMR_TE), ECMR);
1356 1357
}

1358
static void sh_eth_rcv_snd_enable(struct net_device *ndev)
1359 1360
{
	/* enable tx and rx */
1361 1362
	sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
		(ECMR_RE | ECMR_TE), ECMR);
1363 1364
}

1365 1366 1367 1368 1369
/* error control function */
static void sh_eth_error(struct net_device *ndev, int intr_status)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 felic_stat;
1370 1371
	u32 link_stat;
	u32 mask;
1372 1373

	if (intr_status & EESR_ECI) {
1374 1375
		felic_stat = sh_eth_read(ndev, ECSR);
		sh_eth_write(ndev, felic_stat, ECSR);	/* clear int */
1376
		if (felic_stat & ECSR_ICD)
1377
			ndev->stats.tx_carrier_errors++;
1378 1379
		if (felic_stat & ECSR_LCHNG) {
			/* Link Changed */
1380
			if (mdp->cd->no_psr || mdp->no_ether_link) {
1381
				goto ignore_link;
1382
			} else {
1383
				link_stat = (sh_eth_read(ndev, PSR));
1384 1385
				if (mdp->ether_link_active_low)
					link_stat = ~link_stat;
1386
			}
1387
			if (!(link_stat & PHY_ST_LINK))
1388
				sh_eth_rcv_snd_disable(ndev);
1389
			else {
1390
				/* Link Up */
1391 1392
				sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
					  ~DMAC_M_ECI, EESIPR);
1393
				/*clear int */
1394 1395 1396 1397
				sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
					  ECSR);
				sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
					  DMAC_M_ECI, EESIPR);
1398
				/* enable tx and rx */
1399
				sh_eth_rcv_snd_enable(ndev);
1400 1401 1402 1403
			}
		}
	}

1404
ignore_link:
1405 1406 1407
	if (intr_status & EESR_TWB) {
		/* Write buck end. unused write back interrupt */
		if (intr_status & EESR_TABT)	/* Transmit Abort int */
1408
			ndev->stats.tx_aborted_errors++;
1409 1410
			if (netif_msg_tx_err(mdp))
				dev_err(&ndev->dev, "Transmit Abort\n");
1411 1412 1413 1414 1415 1416
	}

	if (intr_status & EESR_RABT) {
		/* Receive Abort int */
		if (intr_status & EESR_RFRMER) {
			/* Receive Frame Overflow int */
1417
			ndev->stats.rx_frame_errors++;
1418 1419
			if (netif_msg_rx_err(mdp))
				dev_err(&ndev->dev, "Receive Abort\n");
1420 1421
		}
	}
1422

1423 1424
	if (intr_status & EESR_TDE) {
		/* Transmit Descriptor Empty int */
1425
		ndev->stats.tx_fifo_errors++;
1426 1427 1428 1429 1430 1431
		if (netif_msg_tx_err(mdp))
			dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
	}

	if (intr_status & EESR_TFE) {
		/* FIFO under flow */
1432
		ndev->stats.tx_fifo_errors++;
1433 1434
		if (netif_msg_tx_err(mdp))
			dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
1435 1436 1437 1438
	}

	if (intr_status & EESR_RDE) {
		/* Receive Descriptor Empty int */
1439
		ndev->stats.rx_over_errors++;
1440

1441 1442
		if (netif_msg_rx_err(mdp))
			dev_err(&ndev->dev, "Receive Descriptor Empty\n");
1443
	}
1444

1445 1446
	if (intr_status & EESR_RFE) {
		/* Receive FIFO Overflow int */
1447
		ndev->stats.rx_fifo_errors++;
1448 1449 1450 1451 1452 1453
		if (netif_msg_rx_err(mdp))
			dev_err(&ndev->dev, "Receive FIFO Overflow\n");
	}

	if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
		/* Address Error */
1454
		ndev->stats.tx_fifo_errors++;
1455 1456
		if (netif_msg_tx_err(mdp))
			dev_err(&ndev->dev, "Address Error\n");
1457
	}
1458 1459 1460 1461 1462

	mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
	if (mdp->cd->no_ade)
		mask &= ~EESR_ADE;
	if (intr_status & mask) {
1463
		/* Tx error */
1464
		u32 edtrr = sh_eth_read(ndev, EDTRR);
1465
		/* dmesg */
1466 1467 1468
		dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
				intr_status, mdp->cur_tx);
		dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1469 1470 1471 1472 1473
				mdp->dirty_tx, (u32) ndev->state, edtrr);
		/* dirty buffer free */
		sh_eth_txfree(ndev);

		/* SH7712 BUG */
1474
		if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
1475
			/* tx dma start */
1476
			sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
		}
		/* wakeup */
		netif_wake_queue(ndev);
	}
}

static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
{
	struct net_device *ndev = netdev;
	struct sh_eth_private *mdp = netdev_priv(ndev);
1487
	struct sh_eth_cpu_data *cd = mdp->cd;
1488
	irqreturn_t ret = IRQ_NONE;
1489
	unsigned long intr_status;
1490 1491 1492

	spin_lock(&mdp->lock);

1493
	/* Get interrupt status */
1494
	intr_status = sh_eth_read(ndev, EESR);
1495 1496 1497 1498 1499 1500
	/* Mask it with the interrupt mask, forcing ECI interrupt to be always
	 * enabled since it's the one that  comes thru regardless of the mask,
	 * and we need to fully handle it in sh_eth_error() in order to quench
	 * it as it doesn't get cleared by just writing 1 to the ECI bit...
	 */
	intr_status &= sh_eth_read(ndev, EESIPR) | DMAC_M_ECI;
1501
	/* Clear interrupt */
1502 1503
	if (intr_status & (EESR_FRC | EESR_RMAF | EESR_RRF |
			EESR_RTLF | EESR_RTSF | EESR_PRE | EESR_CERF |
1504
			cd->tx_check | cd->eesr_err_check)) {
1505
		sh_eth_write(ndev, intr_status, EESR);
1506 1507 1508
		ret = IRQ_HANDLED;
	} else
		goto other_irq;
1509

1510 1511 1512 1513 1514 1515 1516
	if (intr_status & (EESR_FRC | /* Frame recv*/
			EESR_RMAF | /* Multi cast address recv*/
			EESR_RRF  | /* Bit frame recv */
			EESR_RTLF | /* Long frame recv*/
			EESR_RTSF | /* short frame recv */
			EESR_PRE  | /* PHY-LSI recv error */
			EESR_CERF)){ /* recv frame CRC error */
1517
		sh_eth_rx(ndev, intr_status);
1518
	}
1519

1520
	/* Tx Check */
1521
	if (intr_status & cd->tx_check) {
1522 1523 1524 1525
		sh_eth_txfree(ndev);
		netif_wake_queue(ndev);
	}

1526
	if (intr_status & cd->eesr_err_check)
1527 1528
		sh_eth_error(ndev, intr_status);

1529
other_irq:
1530 1531
	spin_unlock(&mdp->lock);

1532
	return ret;
1533 1534 1535 1536 1537 1538 1539 1540 1541
}

/* PHY state control function */
static void sh_eth_adjust_link(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct phy_device *phydev = mdp->phydev;
	int new_state = 0;

1542
	if (phydev->link) {
1543 1544 1545
		if (phydev->duplex != mdp->duplex) {
			new_state = 1;
			mdp->duplex = phydev->duplex;
1546 1547
			if (mdp->cd->set_duplex)
				mdp->cd->set_duplex(ndev);
1548 1549 1550 1551 1552
		}

		if (phydev->speed != mdp->speed) {
			new_state = 1;
			mdp->speed = phydev->speed;
1553 1554
			if (mdp->cd->set_rate)
				mdp->cd->set_rate(ndev);
1555
		}
1556
		if (!mdp->link) {
1557 1558
			sh_eth_write(ndev,
				(sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
1559 1560
			new_state = 1;
			mdp->link = phydev->link;
1561 1562
			if (mdp->cd->no_psr || mdp->no_ether_link)
				sh_eth_rcv_snd_enable(ndev);
1563 1564 1565
		}
	} else if (mdp->link) {
		new_state = 1;
1566
		mdp->link = 0;
1567 1568
		mdp->speed = 0;
		mdp->duplex = -1;
1569 1570
		if (mdp->cd->no_psr || mdp->no_ether_link)
			sh_eth_rcv_snd_disable(ndev);
1571 1572
	}

1573
	if (new_state && netif_msg_link(mdp))
1574 1575 1576 1577 1578 1579 1580
		phy_print_status(phydev);
}

/* PHY init function */
static int sh_eth_phy_init(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
1581
	char phy_id[MII_BUS_ID_SIZE + 3];
1582 1583
	struct phy_device *phydev = NULL;

1584
	snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1585 1586
		mdp->mii_bus->id , mdp->phy_id);

1587
	mdp->link = 0;
1588 1589 1590 1591
	mdp->speed = 0;
	mdp->duplex = -1;

	/* Try connect to PHY */
1592
	phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1593
			     mdp->phy_interface);
1594 1595 1596 1597
	if (IS_ERR(phydev)) {
		dev_err(&ndev->dev, "phy_connect failed\n");
		return PTR_ERR(phydev);
	}
1598

1599
	dev_info(&ndev->dev, "attached phy %i to driver %s\n",
1600
		phydev->addr, phydev->drv->name);
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623

	mdp->phydev = phydev;

	return 0;
}

/* PHY control start function */
static int sh_eth_phy_start(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret;

	ret = sh_eth_phy_init(ndev);
	if (ret)
		return ret;

	/* reset phy - this also wakes it from PDOWN */
	phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
	phy_start(mdp->phydev);

	return 0;
}

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
static int sh_eth_get_settings(struct net_device *ndev,
			struct ethtool_cmd *ecmd)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);
	ret = phy_ethtool_gset(mdp->phydev, ecmd);
	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static int sh_eth_set_settings(struct net_device *ndev,
		struct ethtool_cmd *ecmd)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);

	/* disable tx and rx */
1648
	sh_eth_rcv_snd_disable(ndev);
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665

	ret = phy_ethtool_sset(mdp->phydev, ecmd);
	if (ret)
		goto error_exit;

	if (ecmd->duplex == DUPLEX_FULL)
		mdp->duplex = 1;
	else
		mdp->duplex = 0;

	if (mdp->cd->set_duplex)
		mdp->cd->set_duplex(ndev);

error_exit:
	mdelay(1);

	/* enable tx and rx */
1666
	sh_eth_rcv_snd_enable(ndev);
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736

	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static int sh_eth_nway_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);
	ret = phy_start_aneg(mdp->phydev);
	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static u32 sh_eth_get_msglevel(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	return mdp->msg_enable;
}

static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	mdp->msg_enable = value;
}

static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
	"rx_current", "tx_current",
	"rx_dirty", "tx_dirty",
};
#define SH_ETH_STATS_LEN  ARRAY_SIZE(sh_eth_gstrings_stats)

static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
{
	switch (sset) {
	case ETH_SS_STATS:
		return SH_ETH_STATS_LEN;
	default:
		return -EOPNOTSUPP;
	}
}

static void sh_eth_get_ethtool_stats(struct net_device *ndev,
			struct ethtool_stats *stats, u64 *data)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i = 0;

	/* device-specific stats */
	data[i++] = mdp->cur_rx;
	data[i++] = mdp->cur_tx;
	data[i++] = mdp->dirty_rx;
	data[i++] = mdp->dirty_tx;
}

static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
{
	switch (stringset) {
	case ETH_SS_STATS:
		memcpy(data, *sh_eth_gstrings_stats,
					sizeof(sh_eth_gstrings_stats));
		break;
	}
}

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
static void sh_eth_get_ringparam(struct net_device *ndev,
				 struct ethtool_ringparam *ring)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	ring->rx_max_pending = RX_RING_MAX;
	ring->tx_max_pending = TX_RING_MAX;
	ring->rx_pending = mdp->num_rx_ring;
	ring->tx_pending = mdp->num_tx_ring;
}

static int sh_eth_set_ringparam(struct net_device *ndev,
				struct ethtool_ringparam *ring)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret;

	if (ring->tx_pending > TX_RING_MAX ||
	    ring->rx_pending > RX_RING_MAX ||
	    ring->tx_pending < TX_RING_MIN ||
	    ring->rx_pending < RX_RING_MIN)
		return -EINVAL;
	if (ring->rx_mini_pending || ring->rx_jumbo_pending)
		return -EINVAL;

	if (netif_running(ndev)) {
		netif_tx_disable(ndev);
		/* Disable interrupts by clearing the interrupt mask. */
		sh_eth_write(ndev, 0x0000, EESIPR);
		/* Stop the chip's Tx and Rx processes. */
		sh_eth_write(ndev, 0, EDTRR);
		sh_eth_write(ndev, 0, EDRRR);
		synchronize_irq(ndev->irq);
	}

	/* Free all the skbuffs in the Rx queue. */
	sh_eth_ring_free(ndev);
	/* Free DMA buffer */
	sh_eth_free_dma_buffer(mdp);

	/* Set new parameters */
	mdp->num_rx_ring = ring->rx_pending;
	mdp->num_tx_ring = ring->tx_pending;

	ret = sh_eth_ring_init(ndev);
	if (ret < 0) {
		dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
		return ret;
	}
	ret = sh_eth_dev_init(ndev, false);
	if (ret < 0) {
		dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
		return ret;
	}

	if (netif_running(ndev)) {
		sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
		/* Setting the Rx mode will start the Rx process. */
		sh_eth_write(ndev, EDRRR_R, EDRRR);
		netif_wake_queue(ndev);
	}

	return 0;
}

S
stephen hemminger 已提交
1802
static const struct ethtool_ops sh_eth_ethtool_ops = {
1803 1804
	.get_settings	= sh_eth_get_settings,
	.set_settings	= sh_eth_set_settings,
S
stephen hemminger 已提交
1805
	.nway_reset	= sh_eth_nway_reset,
1806 1807
	.get_msglevel	= sh_eth_get_msglevel,
	.set_msglevel	= sh_eth_set_msglevel,
S
stephen hemminger 已提交
1808
	.get_link	= ethtool_op_get_link,
1809 1810 1811
	.get_strings	= sh_eth_get_strings,
	.get_ethtool_stats  = sh_eth_get_ethtool_stats,
	.get_sset_count     = sh_eth_get_sset_count,
1812 1813
	.get_ringparam	= sh_eth_get_ringparam,
	.set_ringparam	= sh_eth_set_ringparam,
1814 1815
};

1816 1817 1818 1819 1820 1821
/* network device open function */
static int sh_eth_open(struct net_device *ndev)
{
	int ret = 0;
	struct sh_eth_private *mdp = netdev_priv(ndev);

1822 1823
	pm_runtime_get_sync(&mdp->pdev->dev);

1824
	ret = request_irq(ndev->irq, sh_eth_interrupt,
1825
			  mdp->cd->irq_flags, ndev->name, ndev);
1826
	if (ret) {
1827
		dev_err(&ndev->dev, "Can not assign IRQ number\n");
1828 1829 1830 1831 1832 1833 1834 1835 1836
		return ret;
	}

	/* Descriptor set */
	ret = sh_eth_ring_init(ndev);
	if (ret)
		goto out_free_irq;

	/* device init */
1837
	ret = sh_eth_dev_init(ndev, true);
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	if (ret)
		goto out_free_irq;

	/* PHY control start*/
	ret = sh_eth_phy_start(ndev);
	if (ret)
		goto out_free_irq;

	return ret;

out_free_irq:
	free_irq(ndev->irq, ndev);
1850
	pm_runtime_put_sync(&mdp->pdev->dev);
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	return ret;
}

/* Timeout function */
static void sh_eth_tx_timeout(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_rxdesc *rxdesc;
	int i;

	netif_stop_queue(ndev);

1863 1864
	if (netif_msg_timer(mdp))
		dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
1865
	       " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
1866 1867

	/* tx_errors count up */
1868
	ndev->stats.tx_errors++;
1869 1870

	/* Free all the skbuffs in the Rx queue. */
1871
	for (i = 0; i < mdp->num_rx_ring; i++) {
1872 1873 1874 1875 1876 1877 1878
		rxdesc = &mdp->rx_ring[i];
		rxdesc->status = 0;
		rxdesc->addr = 0xBADF00D0;
		if (mdp->rx_skbuff[i])
			dev_kfree_skb(mdp->rx_skbuff[i]);
		mdp->rx_skbuff[i] = NULL;
	}
1879
	for (i = 0; i < mdp->num_tx_ring; i++) {
1880 1881 1882 1883 1884 1885
		if (mdp->tx_skbuff[i])
			dev_kfree_skb(mdp->tx_skbuff[i]);
		mdp->tx_skbuff[i] = NULL;
	}

	/* device init */
1886
	sh_eth_dev_init(ndev, true);
1887 1888 1889 1890 1891 1892 1893 1894
}

/* Packet transmit function */
static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_txdesc *txdesc;
	u32 entry;
1895
	unsigned long flags;
1896 1897

	spin_lock_irqsave(&mdp->lock, flags);
1898
	if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
1899
		if (!sh_eth_txfree(ndev)) {
1900 1901
			if (netif_msg_tx_queued(mdp))
				dev_warn(&ndev->dev, "TxFD exhausted.\n");
1902 1903
			netif_stop_queue(ndev);
			spin_unlock_irqrestore(&mdp->lock, flags);
1904
			return NETDEV_TX_BUSY;
1905 1906 1907 1908
		}
	}
	spin_unlock_irqrestore(&mdp->lock, flags);

1909
	entry = mdp->cur_tx % mdp->num_tx_ring;
1910 1911 1912
	mdp->tx_skbuff[entry] = skb;
	txdesc = &mdp->tx_ring[entry];
	/* soft swap. */
1913 1914 1915
	if (!mdp->cd->hw_swap)
		sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
				 skb->len + 2);
1916 1917
	txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
				      DMA_TO_DEVICE);
1918 1919 1920 1921 1922
	if (skb->len < ETHERSMALL)
		txdesc->buffer_length = ETHERSMALL;
	else
		txdesc->buffer_length = skb->len;

1923
	if (entry >= mdp->num_tx_ring - 1)
1924
		txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
1925
	else
1926
		txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
1927 1928 1929

	mdp->cur_tx++;

1930 1931
	if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
		sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
1932

1933
	return NETDEV_TX_OK;
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
}

/* device close function */
static int sh_eth_close(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	netif_stop_queue(ndev);

	/* Disable interrupts by clearing the interrupt mask. */
1944
	sh_eth_write(ndev, 0x0000, EESIPR);
1945 1946

	/* Stop the chip's Tx and Rx processes. */
1947 1948
	sh_eth_write(ndev, 0, EDTRR);
	sh_eth_write(ndev, 0, EDRRR);
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961

	/* PHY Disconnect */
	if (mdp->phydev) {
		phy_stop(mdp->phydev);
		phy_disconnect(mdp->phydev);
	}

	free_irq(ndev->irq, ndev);

	/* Free all the skbuffs in the Rx queue. */
	sh_eth_ring_free(ndev);

	/* free DMA buffer */
1962
	sh_eth_free_dma_buffer(mdp);
1963

1964 1965
	pm_runtime_put_sync(&mdp->pdev->dev);

1966 1967 1968 1969 1970 1971 1972
	return 0;
}

static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

1973 1974
	pm_runtime_get_sync(&mdp->pdev->dev);

1975
	ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
1976
	sh_eth_write(ndev, 0, TROCR);	/* (write clear) */
1977
	ndev->stats.collisions += sh_eth_read(ndev, CDCR);
1978
	sh_eth_write(ndev, 0, CDCR);	/* (write clear) */
1979
	ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
1980
	sh_eth_write(ndev, 0, LCCR);	/* (write clear) */
1981
	if (sh_eth_is_gether(mdp)) {
1982
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
1983
		sh_eth_write(ndev, 0, CERCR);	/* (write clear) */
1984
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
1985 1986
		sh_eth_write(ndev, 0, CEECR);	/* (write clear) */
	} else {
1987
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
1988 1989
		sh_eth_write(ndev, 0, CNDCR);	/* (write clear) */
	}
1990 1991
	pm_runtime_put_sync(&mdp->pdev->dev);

1992
	return &ndev->stats;
1993 1994
}

1995
/* ioctl to device function */
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
				int cmd)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct phy_device *phydev = mdp->phydev;

	if (!netif_running(ndev))
		return -EINVAL;

	if (!phydev)
		return -ENODEV;

2008
	return phy_mii_ioctl(phydev, rq, cmd);
2009 2010
}

2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
					    int entry)
{
	return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
}

static u32 sh_eth_tsu_get_post_mask(int entry)
{
	return 0x0f << (28 - ((entry % 8) * 4));
}

static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
{
	return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
}

static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
					     int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 tmp;
	void *reg_offset;

	reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
	tmp = ioread32(reg_offset);
	iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
}

static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
					      int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 post_mask, ref_mask, tmp;
	void *reg_offset;

	reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
	post_mask = sh_eth_tsu_get_post_mask(entry);
	ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;

	tmp = ioread32(reg_offset);
	iowrite32(tmp & ~post_mask, reg_offset);

	/* If other port enables, the function returns "true" */
	return tmp & ref_mask;
}

static int sh_eth_tsu_busy(struct net_device *ndev)
{
	int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
	struct sh_eth_private *mdp = netdev_priv(ndev);

	while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
		udelay(10);
		timeout--;
		if (timeout <= 0) {
			dev_err(&ndev->dev, "%s: timeout\n", __func__);
			return -ETIMEDOUT;
		}
	}

	return 0;
}

static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
				  const u8 *addr)
{
	u32 val;

	val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
	iowrite32(val, reg);
	if (sh_eth_tsu_busy(ndev) < 0)
		return -EBUSY;

	val = addr[4] << 8 | addr[5];
	iowrite32(val, reg + 4);
	if (sh_eth_tsu_busy(ndev) < 0)
		return -EBUSY;

	return 0;
}

static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
{
	u32 val;

	val = ioread32(reg);
	addr[0] = (val >> 24) & 0xff;
	addr[1] = (val >> 16) & 0xff;
	addr[2] = (val >> 8) & 0xff;
	addr[3] = val & 0xff;
	val = ioread32(reg + 4);
	addr[4] = (val >> 8) & 0xff;
	addr[5] = val & 0xff;
}


static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i;
	u8 c_addr[ETH_ALEN];

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
		sh_eth_tsu_read_entry(reg_offset, c_addr);
		if (memcmp(addr, c_addr, ETH_ALEN) == 0)
			return i;
	}

	return -ENOENT;
}

static int sh_eth_tsu_find_empty(struct net_device *ndev)
{
	u8 blank[ETH_ALEN];
	int entry;

	memset(blank, 0, sizeof(blank));
	entry = sh_eth_tsu_find_entry(ndev, blank);
	return (entry < 0) ? -ENOMEM : entry;
}

static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
					      int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int ret;
	u8 blank[ETH_ALEN];

	sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
			 ~(1 << (31 - entry)), TSU_TEN);

	memset(blank, 0, sizeof(blank));
	ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
	if (ret < 0)
		return ret;
	return 0;
}

static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i, ret;

	if (!mdp->cd->tsu)
		return 0;

	i = sh_eth_tsu_find_entry(ndev, addr);
	if (i < 0) {
		/* No entry found, create one */
		i = sh_eth_tsu_find_empty(ndev);
		if (i < 0)
			return -ENOMEM;
		ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
		if (ret < 0)
			return ret;

		/* Enable the entry */
		sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
				 (1 << (31 - i)), TSU_TEN);
	}

	/* Entry found or created, enable POST */
	sh_eth_tsu_enable_cam_entry_post(ndev, i);

	return 0;
}

static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i, ret;

	if (!mdp->cd->tsu)
		return 0;

	i = sh_eth_tsu_find_entry(ndev, addr);
	if (i) {
		/* Entry found */
		if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
			goto done;

		/* Disable the entry if both ports was disabled */
		ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
		if (ret < 0)
			return ret;
	}
done:
	return 0;
}

static int sh_eth_tsu_purge_all(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i, ret;

	if (unlikely(!mdp->cd->tsu))
		return 0;

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
		if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
			continue;

		/* Disable the entry if both ports was disabled */
		ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u8 addr[ETH_ALEN];
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i;

	if (unlikely(!mdp->cd->tsu))
		return;

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
		sh_eth_tsu_read_entry(reg_offset, addr);
		if (is_multicast_ether_addr(addr))
			sh_eth_tsu_del_entry(ndev, addr);
	}
}

2243 2244 2245
/* Multicast reception directions set */
static void sh_eth_set_multicast_list(struct net_device *ndev)
{
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 ecmr_bits;
	int mcast_all = 0;
	unsigned long flags;

	spin_lock_irqsave(&mdp->lock, flags);
	/*
	 * Initial condition is MCT = 1, PRM = 0.
	 * Depending on ndev->flags, set PRM or clear MCT
	 */
	ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;

	if (!(ndev->flags & IFF_MULTICAST)) {
		sh_eth_tsu_purge_mcast(ndev);
		mcast_all = 1;
	}
	if (ndev->flags & IFF_ALLMULTI) {
		sh_eth_tsu_purge_mcast(ndev);
		ecmr_bits &= ~ECMR_MCT;
		mcast_all = 1;
	}

2268
	if (ndev->flags & IFF_PROMISC) {
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
		sh_eth_tsu_purge_all(ndev);
		ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
	} else if (mdp->cd->tsu) {
		struct netdev_hw_addr *ha;
		netdev_for_each_mc_addr(ha, ndev) {
			if (mcast_all && is_multicast_ether_addr(ha->addr))
				continue;

			if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
				if (!mcast_all) {
					sh_eth_tsu_purge_mcast(ndev);
					ecmr_bits &= ~ECMR_MCT;
					mcast_all = 1;
				}
			}
		}
2285 2286
	} else {
		/* Normal, unicast/broadcast-only mode. */
2287
		ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
2288
	}
2289 2290 2291 2292 2293

	/* update the ethernet mode */
	sh_eth_write(ndev, ecmr_bits, ECMR);

	spin_unlock_irqrestore(&mdp->lock, flags);
2294
}
2295 2296 2297 2298 2299 2300 2301 2302 2303

static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
{
	if (!mdp->port)
		return TSU_VTAG0;
	else
		return TSU_VTAG1;
}

2304 2305
static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
				  __be16 proto, u16 vid)
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int vtag_reg_index = sh_eth_get_vtag_index(mdp);

	if (unlikely(!mdp->cd->tsu))
		return -EPERM;

	/* No filtering if vid = 0 */
	if (!vid)
		return 0;

	mdp->vlan_num_ids++;

	/*
	 * The controller has one VLAN tag HW filter. So, if the filter is
	 * already enabled, the driver disables it and the filte
	 */
	if (mdp->vlan_num_ids > 1) {
		/* disable VLAN filter */
		sh_eth_tsu_write(mdp, 0, vtag_reg_index);
		return 0;
	}

	sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
			 vtag_reg_index);

	return 0;
}

2335 2336
static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
				   __be16 proto, u16 vid)
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int vtag_reg_index = sh_eth_get_vtag_index(mdp);

	if (unlikely(!mdp->cd->tsu))
		return -EPERM;

	/* No filtering if vid = 0 */
	if (!vid)
		return 0;

	mdp->vlan_num_ids--;
	sh_eth_tsu_write(mdp, 0, vtag_reg_index);

	return 0;
}
2353 2354

/* SuperH's TSU register init function */
2355
static void sh_eth_tsu_init(struct sh_eth_private *mdp)
2356
{
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
	sh_eth_tsu_write(mdp, 0, TSU_FWEN0);	/* Disable forward(0->1) */
	sh_eth_tsu_write(mdp, 0, TSU_FWEN1);	/* Disable forward(1->0) */
	sh_eth_tsu_write(mdp, 0, TSU_FCM);	/* forward fifo 3k-3k */
	sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
	sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
	sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
	sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
	sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
	sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
	sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
2367 2368 2369 2370 2371 2372 2373
	if (sh_eth_is_gether(mdp)) {
		sh_eth_tsu_write(mdp, 0, TSU_QTAG0);	/* Disable QTAG(0->1) */
		sh_eth_tsu_write(mdp, 0, TSU_QTAG1);	/* Disable QTAG(1->0) */
	} else {
		sh_eth_tsu_write(mdp, 0, TSU_QTAGM0);	/* Disable QTAG(0->1) */
		sh_eth_tsu_write(mdp, 0, TSU_QTAGM1);	/* Disable QTAG(1->0) */
	}
2374 2375 2376 2377 2378 2379 2380
	sh_eth_tsu_write(mdp, 0, TSU_FWSR);	/* all interrupt status clear */
	sh_eth_tsu_write(mdp, 0, TSU_FWINMK);	/* Disable all interrupt */
	sh_eth_tsu_write(mdp, 0, TSU_TEN);	/* Disable all CAM entry */
	sh_eth_tsu_write(mdp, 0, TSU_POST1);	/* Disable CAM entry [ 0- 7] */
	sh_eth_tsu_write(mdp, 0, TSU_POST2);	/* Disable CAM entry [ 8-15] */
	sh_eth_tsu_write(mdp, 0, TSU_POST3);	/* Disable CAM entry [16-23] */
	sh_eth_tsu_write(mdp, 0, TSU_POST4);	/* Disable CAM entry [24-31] */
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
}

/* MDIO bus release function */
static int sh_mdio_release(struct net_device *ndev)
{
	struct mii_bus *bus = dev_get_drvdata(&ndev->dev);

	/* unregister mdio bus */
	mdiobus_unregister(bus);

	/* remove mdio bus info from net_device */
	dev_set_drvdata(&ndev->dev, NULL);

	/* free bitbang info */
	free_mdio_bitbang(bus);

	return 0;
}

/* MDIO bus init function */
2401 2402
static int sh_mdio_init(struct net_device *ndev, int id,
			struct sh_eth_plat_data *pd)
2403 2404 2405 2406 2407 2408
{
	int ret, i;
	struct bb_info *bitbang;
	struct sh_eth_private *mdp = netdev_priv(ndev);

	/* create bit control struct for PHY */
S
Sergei Shtylyov 已提交
2409 2410
	bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
			       GFP_KERNEL);
2411 2412 2413 2414 2415 2416
	if (!bitbang) {
		ret = -ENOMEM;
		goto out;
	}

	/* bitbang init */
Y
Yoshihiro Shimoda 已提交
2417
	bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
2418
	bitbang->set_gate = pd->set_mdio_gate;
S
Sergei Shtylyov 已提交
2419 2420 2421 2422
	bitbang->mdi_msk = PIR_MDI;
	bitbang->mdo_msk = PIR_MDO;
	bitbang->mmd_msk = PIR_MMD;
	bitbang->mdc_msk = PIR_MDC;
2423 2424
	bitbang->ctrl.ops = &bb_ops;

2425
	/* MII controller setting */
2426 2427 2428
	mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
	if (!mdp->mii_bus) {
		ret = -ENOMEM;
S
Sergei Shtylyov 已提交
2429
		goto out;
2430 2431 2432 2433
	}

	/* Hook up MII support for ethtool */
	mdp->mii_bus->name = "sh_mii";
2434
	mdp->mii_bus->parent = &ndev->dev;
2435
	snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
2436
		mdp->pdev->name, id);
2437 2438

	/* PHY IRQ */
S
Sergei Shtylyov 已提交
2439 2440 2441
	mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
					 sizeof(int) * PHY_MAX_ADDR,
					 GFP_KERNEL);
2442 2443 2444 2445 2446 2447 2448 2449
	if (!mdp->mii_bus->irq) {
		ret = -ENOMEM;
		goto out_free_bus;
	}

	for (i = 0; i < PHY_MAX_ADDR; i++)
		mdp->mii_bus->irq[i] = PHY_POLL;

2450
	/* register mdio bus */
2451 2452
	ret = mdiobus_register(mdp->mii_bus);
	if (ret)
S
Sergei Shtylyov 已提交
2453
		goto out_free_bus;
2454 2455 2456 2457 2458 2459

	dev_set_drvdata(&ndev->dev, mdp->mii_bus);

	return 0;

out_free_bus:
2460
	free_mdio_bitbang(mdp->mii_bus);
2461 2462 2463 2464 2465

out:
	return ret;
}

2466 2467 2468 2469 2470 2471 2472 2473
static const u16 *sh_eth_get_register_offset(int register_type)
{
	const u16 *reg_offset = NULL;

	switch (register_type) {
	case SH_ETH_REG_GIGABIT:
		reg_offset = sh_eth_offset_gigabit;
		break;
2474 2475 2476
	case SH_ETH_REG_FAST_RCAR:
		reg_offset = sh_eth_offset_fast_rcar;
		break;
2477 2478 2479 2480 2481 2482 2483
	case SH_ETH_REG_FAST_SH4:
		reg_offset = sh_eth_offset_fast_sh4;
		break;
	case SH_ETH_REG_FAST_SH3_SH2:
		reg_offset = sh_eth_offset_fast_sh3_sh2;
		break;
	default:
2484
		pr_err("Unknown register type (%d)\n", register_type);
2485 2486 2487 2488 2489 2490
		break;
	}

	return reg_offset;
}

2491
static struct net_device_ops sh_eth_netdev_ops = {
2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	.ndo_open		= sh_eth_open,
	.ndo_stop		= sh_eth_close,
	.ndo_start_xmit		= sh_eth_start_xmit,
	.ndo_get_stats		= sh_eth_get_stats,
	.ndo_tx_timeout		= sh_eth_tx_timeout,
	.ndo_do_ioctl		= sh_eth_do_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_change_mtu		= eth_change_mtu,
};

2503 2504
static int sh_eth_drv_probe(struct platform_device *pdev)
{
2505
	int ret, devno = 0;
2506 2507
	struct resource *res;
	struct net_device *ndev = NULL;
2508
	struct sh_eth_private *mdp = NULL;
2509
	struct sh_eth_plat_data *pd = pdev->dev.platform_data;
2510
	const struct platform_device_id *id = platform_get_device_id(pdev);
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532

	/* get base addr */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(res == NULL)) {
		dev_err(&pdev->dev, "invalid resource\n");
		ret = -EINVAL;
		goto out;
	}

	ndev = alloc_etherdev(sizeof(struct sh_eth_private));
	if (!ndev) {
		ret = -ENOMEM;
		goto out;
	}

	/* The sh Ether-specific entries in the device structure. */
	ndev->base_addr = res->start;
	devno = pdev->id;
	if (devno < 0)
		devno = 0;

	ndev->dma = -1;
2533 2534
	ret = platform_get_irq(pdev, 0);
	if (ret < 0) {
2535 2536 2537
		ret = -ENODEV;
		goto out_release;
	}
2538
	ndev->irq = ret;
2539 2540 2541 2542 2543 2544 2545

	SET_NETDEV_DEV(ndev, &pdev->dev);

	/* Fill in the fields of the device structure with ethernet values. */
	ether_setup(ndev);

	mdp = netdev_priv(ndev);
2546 2547
	mdp->num_tx_ring = TX_RING_SIZE;
	mdp->num_rx_ring = RX_RING_SIZE;
S
Sergei Shtylyov 已提交
2548 2549 2550
	mdp->addr = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(mdp->addr)) {
		ret = PTR_ERR(mdp->addr);
Y
Yoshihiro Shimoda 已提交
2551 2552 2553
		goto out_release;
	}

2554
	spin_lock_init(&mdp->lock);
2555 2556 2557
	mdp->pdev = pdev;
	pm_runtime_enable(&pdev->dev);
	pm_runtime_resume(&pdev->dev);
2558 2559

	/* get PHY ID */
2560
	mdp->phy_id = pd->phy;
2561
	mdp->phy_interface = pd->phy_interface;
2562 2563
	/* EDMAC endian */
	mdp->edmac_endian = pd->edmac_endian;
2564 2565
	mdp->no_ether_link = pd->no_ether_link;
	mdp->ether_link_active_low = pd->ether_link_active_low;
2566
	mdp->reg_offset = sh_eth_get_register_offset(pd->register_type);
2567

2568 2569
	/* set cpu data */
	mdp->cd = &sh_eth_my_cpu_data;
2570 2571
	if (id->driver_data)
		mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
2572 2573
	sh_eth_set_default_cpu_data(mdp->cd);

2574
	/* set function */
2575 2576 2577 2578 2579 2580 2581
	if (mdp->cd->tsu) {
		sh_eth_netdev_ops.ndo_set_rx_mode = sh_eth_set_multicast_list;
		sh_eth_netdev_ops.ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid;
		sh_eth_netdev_ops.ndo_vlan_rx_kill_vid =
			sh_eth_vlan_rx_kill_vid;
	}

2582
	ndev->netdev_ops = &sh_eth_netdev_ops;
2583
	SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
2584 2585
	ndev->watchdog_timeo = TX_TIMEOUT;

2586 2587
	/* debug message level */
	mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
2588 2589

	/* read and set MAC address */
2590
	read_mac_address(ndev, pd->mac_addr);
2591 2592 2593 2594 2595
	if (!is_valid_ether_addr(ndev->dev_addr)) {
		dev_warn(&pdev->dev,
			 "no valid MAC address supplied, using a random one.\n");
		eth_hw_addr_random(ndev);
	}
2596

2597 2598 2599 2600
	/* ioremap the TSU registers */
	if (mdp->cd->tsu) {
		struct resource *rtsu;
		rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
S
Sergei Shtylyov 已提交
2601 2602 2603
		mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
		if (IS_ERR(mdp->tsu_addr)) {
			ret = PTR_ERR(mdp->tsu_addr);
2604 2605
			goto out_release;
		}
2606
		mdp->port = devno % 2;
2607
		ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
2608 2609
	}

2610 2611
	/* initialize first or needed device */
	if (!devno || pd->needs_init) {
2612 2613
		if (mdp->cd->chip_reset)
			mdp->cd->chip_reset(ndev);
2614

2615 2616 2617 2618
		if (mdp->cd->tsu) {
			/* TSU init (Init only)*/
			sh_eth_tsu_init(mdp);
		}
2619 2620 2621 2622 2623 2624 2625 2626
	}

	/* network device register */
	ret = register_netdev(ndev);
	if (ret)
		goto out_release;

	/* mdio bus init */
2627
	ret = sh_mdio_init(ndev, pdev->id, pd);
2628 2629 2630
	if (ret)
		goto out_unregister;

L
Lucas De Marchi 已提交
2631
	/* print device information */
2632 2633
	pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
	       (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656

	platform_set_drvdata(pdev, ndev);

	return ret;

out_unregister:
	unregister_netdev(ndev);

out_release:
	/* net_dev free */
	if (ndev)
		free_netdev(ndev);

out:
	return ret;
}

static int sh_eth_drv_remove(struct platform_device *pdev)
{
	struct net_device *ndev = platform_get_drvdata(pdev);

	sh_mdio_release(ndev);
	unregister_netdev(ndev);
2657
	pm_runtime_disable(&pdev->dev);
2658 2659 2660 2661 2662
	free_netdev(ndev);

	return 0;
}

2663
#ifdef CONFIG_PM
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
static int sh_eth_runtime_nop(struct device *dev)
{
	/*
	 * Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

2677
static const struct dev_pm_ops sh_eth_dev_pm_ops = {
2678 2679 2680
	.runtime_suspend = sh_eth_runtime_nop,
	.runtime_resume = sh_eth_runtime_nop,
};
2681 2682 2683 2684
#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
#else
#define SH_ETH_PM_OPS NULL
#endif
2685

2686
static struct platform_device_id sh_eth_id_table[] = {
2687
	{ "sh7619-ether", (kernel_ulong_t)&sh7619_data },
2688
	{ "sh771x-ether", (kernel_ulong_t)&sh771x_data },
2689
	{ "sh7724-ether", (kernel_ulong_t)&sh7724_data },
2690
	{ "sh7734-gether", (kernel_ulong_t)&sh7734_data },
2691 2692
	{ "sh7757-ether", (kernel_ulong_t)&sh7757_data },
	{ "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
2693
	{ "sh7763-gether", (kernel_ulong_t)&sh7763_data },
2694
	{ "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
2695 2696 2697 2698 2699
	{ CARDNAME },
	{ }
};
MODULE_DEVICE_TABLE(platform, sh_eth_id_table);

2700 2701 2702
static struct platform_driver sh_eth_driver = {
	.probe = sh_eth_drv_probe,
	.remove = sh_eth_drv_remove,
2703
	.id_table = sh_eth_id_table,
2704 2705
	.driver = {
		   .name = CARDNAME,
2706
		   .pm = SH_ETH_PM_OPS,
2707 2708 2709
	},
};

2710
module_platform_driver(sh_eth_driver);
2711 2712 2713 2714

MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
MODULE_LICENSE("GPL v2");