amdgpu_drm.h 18.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
/* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*-
 *
 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
 * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Kevin E. Martin <martin@valinux.com>
 *    Gareth Hughes <gareth@valinux.com>
 *    Keith Whitwell <keith@tungstengraphics.com>
 */

#ifndef __AMDGPU_DRM_H__
#define __AMDGPU_DRM_H__

35
#include "drm.h"
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57

#define DRM_AMDGPU_GEM_CREATE		0x00
#define DRM_AMDGPU_GEM_MMAP		0x01
#define DRM_AMDGPU_CTX			0x02
#define DRM_AMDGPU_BO_LIST		0x03
#define DRM_AMDGPU_CS			0x04
#define DRM_AMDGPU_INFO			0x05
#define DRM_AMDGPU_GEM_METADATA		0x06
#define DRM_AMDGPU_GEM_WAIT_IDLE	0x07
#define DRM_AMDGPU_GEM_VA		0x08
#define DRM_AMDGPU_WAIT_CS		0x09
#define DRM_AMDGPU_GEM_OP		0x10
#define DRM_AMDGPU_GEM_USERPTR		0x11

#define DRM_IOCTL_AMDGPU_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
#define DRM_IOCTL_AMDGPU_GEM_MMAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
#define DRM_IOCTL_AMDGPU_CTX		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
#define DRM_IOCTL_AMDGPU_BO_LIST	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
#define DRM_IOCTL_AMDGPU_CS		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
#define DRM_IOCTL_AMDGPU_INFO		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
#define DRM_IOCTL_AMDGPU_GEM_METADATA	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
C
Christian König 已提交
58
#define DRM_IOCTL_AMDGPU_GEM_VA		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
#define DRM_IOCTL_AMDGPU_WAIT_CS	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
#define DRM_IOCTL_AMDGPU_GEM_OP		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
#define DRM_IOCTL_AMDGPU_GEM_USERPTR	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)

#define AMDGPU_GEM_DOMAIN_CPU		0x1
#define AMDGPU_GEM_DOMAIN_GTT		0x2
#define AMDGPU_GEM_DOMAIN_VRAM		0x4
#define AMDGPU_GEM_DOMAIN_GDS		0x8
#define AMDGPU_GEM_DOMAIN_GWS		0x10
#define AMDGPU_GEM_DOMAIN_OA		0x20

/* Flag that CPU access will be required for the case of VRAM domain */
#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED	(1 << 0)
/* Flag that CPU access will not work, this VRAM domain is invisible */
#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS		(1 << 1)
/* Flag that USWC attributes should be used for GTT */
75
#define AMDGPU_GEM_CREATE_CPU_GTT_USWC		(1 << 2)
76 77 78

struct drm_amdgpu_gem_create_in  {
	/** the requested memory size */
79
	__u64 bo_size;
80
	/** physical start_addr alignment in bytes for some HW requirements */
81
	__u64 alignment;
82
	/** the requested memory domains */
83
	__u64 domains;
84
	/** allocation flags */
85
	__u64 domain_flags;
86 87 88 89
};

struct drm_amdgpu_gem_create_out  {
	/** returned GEM object handle */
90 91
	__u32 handle;
	__u32 _pad;
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
};

union drm_amdgpu_gem_create {
	struct drm_amdgpu_gem_create_in		in;
	struct drm_amdgpu_gem_create_out	out;
};

/** Opcode to create new residency list.  */
#define AMDGPU_BO_LIST_OP_CREATE	0
/** Opcode to destroy previously created residency list */
#define AMDGPU_BO_LIST_OP_DESTROY	1
/** Opcode to update resource information in the list */
#define AMDGPU_BO_LIST_OP_UPDATE	2

struct drm_amdgpu_bo_list_in {
	/** Type of operation */
108
	__u32 operation;
109
	/** Handle of list or 0 if we want to create one */
110
	__u32 list_handle;
111
	/** Number of BOs in list  */
112
	__u32 bo_number;
113
	/** Size of each element describing BO */
114
	__u32 bo_info_size;
115
	/** Pointer to array describing BOs */
116
	__u64 bo_info_ptr;
117 118 119 120
};

struct drm_amdgpu_bo_list_entry {
	/** Handle of BO */
121
	__u32 bo_handle;
122
	/** New (if specified) BO priority to be used during migration */
123
	__u32 bo_priority;
124 125 126 127
};

struct drm_amdgpu_bo_list_out {
	/** Handle of resource list  */
128 129
	__u32 list_handle;
	__u32 _pad;
130 131 132 133 134 135 136 137 138 139 140 141
};

union drm_amdgpu_bo_list {
	struct drm_amdgpu_bo_list_in in;
	struct drm_amdgpu_bo_list_out out;
};

/* context related */
#define AMDGPU_CTX_OP_ALLOC_CTX	1
#define AMDGPU_CTX_OP_FREE_CTX	2
#define AMDGPU_CTX_OP_QUERY_STATE	3

142 143
/* GPU reset status */
#define AMDGPU_CTX_NO_RESET		0
144 145 146 147 148 149
/* this the context caused it */
#define AMDGPU_CTX_GUILTY_RESET		1
/* some other context caused it */
#define AMDGPU_CTX_INNOCENT_RESET	2
/* unknown cause */
#define AMDGPU_CTX_UNKNOWN_RESET	3
150

151
struct drm_amdgpu_ctx_in {
152
	/** AMDGPU_CTX_OP_* */
153
	__u32	op;
154
	/** For future use, no flags defined so far */
155 156 157
	__u32	flags;
	__u32	ctx_id;
	__u32	_pad;
158 159 160 161
};

union drm_amdgpu_ctx_out {
		struct {
162 163
			__u32	ctx_id;
			__u32	_pad;
164 165 166
		} alloc;

		struct {
167
			/** For future use, no flags defined so far */
168
			__u64	flags;
169
			/** Number of resets caused by this context so far. */
170
			__u32	hangs;
171
			/** Reset status since the last call of the ioctl. */
172
			__u32	reset_status;
173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
		} state;
};

union drm_amdgpu_ctx {
	struct drm_amdgpu_ctx_in in;
	union drm_amdgpu_ctx_out out;
};

/*
 * This is not a reliable API and you should expect it to fail for any
 * number of reasons and have fallback path that do not use userptr to
 * perform any operation.
 */
#define AMDGPU_GEM_USERPTR_READONLY	(1 << 0)
#define AMDGPU_GEM_USERPTR_ANONONLY	(1 << 1)
#define AMDGPU_GEM_USERPTR_VALIDATE	(1 << 2)
#define AMDGPU_GEM_USERPTR_REGISTER	(1 << 3)

struct drm_amdgpu_gem_userptr {
192 193
	__u64		addr;
	__u64		size;
194
	/* AMDGPU_GEM_USERPTR_* */
195
	__u32		flags;
196
	/* Resulting GEM handle */
197
	__u32		handle;
198 199
};

M
Marek Olšák 已提交
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
/* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */
#define AMDGPU_TILING_ARRAY_MODE_SHIFT			0
#define AMDGPU_TILING_ARRAY_MODE_MASK			0xf
#define AMDGPU_TILING_PIPE_CONFIG_SHIFT			4
#define AMDGPU_TILING_PIPE_CONFIG_MASK			0x1f
#define AMDGPU_TILING_TILE_SPLIT_SHIFT			9
#define AMDGPU_TILING_TILE_SPLIT_MASK			0x7
#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT		12
#define AMDGPU_TILING_MICRO_TILE_MODE_MASK		0x7
#define AMDGPU_TILING_BANK_WIDTH_SHIFT			15
#define AMDGPU_TILING_BANK_WIDTH_MASK			0x3
#define AMDGPU_TILING_BANK_HEIGHT_SHIFT			17
#define AMDGPU_TILING_BANK_HEIGHT_MASK			0x3
#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT		19
#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK		0x3
#define AMDGPU_TILING_NUM_BANKS_SHIFT			21
#define AMDGPU_TILING_NUM_BANKS_MASK			0x3

#define AMDGPU_TILING_SET(field, value) \
	(((value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT)
#define AMDGPU_TILING_GET(value, field) \
	(((value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK)
222 223 224 225 226 227

#define AMDGPU_GEM_METADATA_OP_SET_METADATA                  1
#define AMDGPU_GEM_METADATA_OP_GET_METADATA                  2

/** The same structure is shared for input/output */
struct drm_amdgpu_gem_metadata {
228
	/** GEM Object handle */
229
	__u32	handle;
230
	/** Do we want get or set metadata */
231
	__u32	op;
232
	struct {
233
		/** For future use, no flags defined so far */
234
		__u64	flags;
235
		/** family specific tiling info */
236 237 238
		__u64	tiling_info;
		__u32	data_size_bytes;
		__u32	data[64];
239 240 241 242
	} data;
};

struct drm_amdgpu_gem_mmap_in {
243
	/** the GEM object handle */
244 245
	__u32 handle;
	__u32 _pad;
246 247 248
};

struct drm_amdgpu_gem_mmap_out {
249
	/** mmap offset from the vma offset manager */
250
	__u64 addr_ptr;
251 252 253 254 255 256 257 258
};

union drm_amdgpu_gem_mmap {
	struct drm_amdgpu_gem_mmap_in   in;
	struct drm_amdgpu_gem_mmap_out out;
};

struct drm_amdgpu_gem_wait_idle_in {
259
	/** GEM object handle */
260
	__u32 handle;
261
	/** For future use, no flags defined so far */
262
	__u32 flags;
263
	/** Absolute timeout to wait */
264
	__u64 timeout;
265 266 267
};

struct drm_amdgpu_gem_wait_idle_out {
268
	/** BO status:  0 - BO is idle, 1 - BO is busy */
269
	__u32 status;
270
	/** Returned current memory domain */
271
	__u32 domain;
272 273 274 275 276 277 278 279
};

union drm_amdgpu_gem_wait_idle {
	struct drm_amdgpu_gem_wait_idle_in  in;
	struct drm_amdgpu_gem_wait_idle_out out;
};

struct drm_amdgpu_wait_cs_in {
280
	/** Command submission handle */
281
	__u64 handle;
282
	/** Absolute timeout to wait */
283 284 285 286 287
	__u64 timeout;
	__u32 ip_type;
	__u32 ip_instance;
	__u32 ring;
	__u32 ctx_id;
288 289 290
};

struct drm_amdgpu_wait_cs_out {
291
	/** CS status:  0 - CS completed, 1 - CS still busy */
292
	__u64 status;
293 294 295 296 297 298 299
};

union drm_amdgpu_wait_cs {
	struct drm_amdgpu_wait_cs_in in;
	struct drm_amdgpu_wait_cs_out out;
};

300 301 302
#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO	0
#define AMDGPU_GEM_OP_SET_PLACEMENT		1

303 304
/* Sets or returns a value associated with a buffer. */
struct drm_amdgpu_gem_op {
305
	/** GEM object handle */
306
	__u32	handle;
307
	/** AMDGPU_GEM_OP_* */
308
	__u32	op;
309
	/** Input or return value */
310
	__u64	value;
311 312 313 314 315
};

#define AMDGPU_VA_OP_MAP			1
#define AMDGPU_VA_OP_UNMAP			2

316 317 318
/* Delay the page table update till the next CS */
#define AMDGPU_VM_DELAY_UPDATE		(1 << 0)

319 320 321 322 323 324 325 326
/* Mapping flags */
/* readable mapping */
#define AMDGPU_VM_PAGE_READABLE		(1 << 1)
/* writable mapping */
#define AMDGPU_VM_PAGE_WRITEABLE	(1 << 2)
/* executable mapping, new for VI */
#define AMDGPU_VM_PAGE_EXECUTABLE	(1 << 3)

C
Christian König 已提交
327
struct drm_amdgpu_gem_va {
328
	/** GEM object handle */
329 330
	__u32 handle;
	__u32 _pad;
331
	/** AMDGPU_VA_OP_* */
332
	__u32 operation;
333
	/** AMDGPU_VM_PAGE_* */
334
	__u32 flags;
335
	/** va address to assign . Must be correctly aligned.*/
336
	__u64 va_address;
337
	/** Specify offset inside of BO to assign. Must be correctly aligned.*/
338
	__u64 offset_in_bo;
339
	/** Specify mapping size. Must be correctly aligned. */
340
	__u64 map_size;
341 342 343 344 345 346 347 348 349 350 351 352 353
};

#define AMDGPU_HW_IP_GFX          0
#define AMDGPU_HW_IP_COMPUTE      1
#define AMDGPU_HW_IP_DMA          2
#define AMDGPU_HW_IP_UVD          3
#define AMDGPU_HW_IP_VCE          4
#define AMDGPU_HW_IP_NUM          5

#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1

#define AMDGPU_CHUNK_ID_IB		0x01
#define AMDGPU_CHUNK_ID_FENCE		0x02
354
#define AMDGPU_CHUNK_ID_DEPENDENCIES	0x03
355

356
struct drm_amdgpu_cs_chunk {
357 358 359
	__u32		chunk_id;
	__u32		length_dw;
	__u64		chunk_data;
360 361 362 363
};

struct drm_amdgpu_cs_in {
	/** Rendering context id */
364
	__u32		ctx_id;
365
	/**  Handle of resource list associated with CS */
366 367 368 369 370
	__u32		bo_list_handle;
	__u32		num_chunks;
	__u32		_pad;
	/** this points to __u64 * which point to cs chunks */
	__u64		chunks;
371 372 373
};

struct drm_amdgpu_cs_out {
374
	__u64 handle;
375 376 377
};

union drm_amdgpu_cs {
378 379
	struct drm_amdgpu_cs_in in;
	struct drm_amdgpu_cs_out out;
380 381 382 383 384 385 386
};

/* Specify flags to be used for IB */

/* This IB should be submitted to CE */
#define AMDGPU_IB_FLAG_CE	(1<<0)

J
Jammy Zhou 已提交
387
/* CE Preamble */
388
#define AMDGPU_IB_FLAG_PREAMBLE (1<<1)
J
Jammy Zhou 已提交
389

390
struct drm_amdgpu_cs_chunk_ib {
391
	__u32 _pad;
392
	/** AMDGPU_IB_FLAG_* */
393
	__u32 flags;
394
	/** Virtual address to begin IB execution */
395
	__u64 va_start;
396
	/** Size of submission */
397
	__u32 ib_bytes;
398
	/** HW IP to submit to */
399
	__u32 ip_type;
400
	/** HW IP index of the same type to submit to  */
401
	__u32 ip_instance;
402
	/** Ring index to submit to */
403
	__u32 ring;
404 405
};

406
struct drm_amdgpu_cs_chunk_dep {
407 408 409 410 411
	__u32 ip_type;
	__u32 ip_instance;
	__u32 ring;
	__u32 ctx_id;
	__u64 handle;
412 413
};

414
struct drm_amdgpu_cs_chunk_fence {
415 416
	__u32 handle;
	__u32 offset;
417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
};

struct drm_amdgpu_cs_chunk_data {
	union {
		struct drm_amdgpu_cs_chunk_ib		ib_data;
		struct drm_amdgpu_cs_chunk_fence	fence_data;
	};
};

/**
 *  Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU
 *
 */
#define AMDGPU_IDS_FLAGS_FUSION         0x1

/* indicate if acceleration can be working */
#define AMDGPU_INFO_ACCEL_WORKING		0x00
/* get the crtc_id from the mode object id? */
#define AMDGPU_INFO_CRTC_FROM_ID		0x01
/* query hw IP info */
#define AMDGPU_INFO_HW_IP_INFO			0x02
/* query hw IP instance count for the specified type */
#define AMDGPU_INFO_HW_IP_COUNT			0x03
/* timestamp for GL_ARB_timer_query */
#define AMDGPU_INFO_TIMESTAMP			0x05
/* Query the firmware version */
#define AMDGPU_INFO_FW_VERSION			0x0e
	/* Subquery id: Query VCE firmware version */
	#define AMDGPU_INFO_FW_VCE		0x1
	/* Subquery id: Query UVD firmware version */
	#define AMDGPU_INFO_FW_UVD		0x2
	/* Subquery id: Query GMC firmware version */
	#define AMDGPU_INFO_FW_GMC		0x03
	/* Subquery id: Query GFX ME firmware version */
	#define AMDGPU_INFO_FW_GFX_ME		0x04
	/* Subquery id: Query GFX PFP firmware version */
	#define AMDGPU_INFO_FW_GFX_PFP		0x05
	/* Subquery id: Query GFX CE firmware version */
	#define AMDGPU_INFO_FW_GFX_CE		0x06
	/* Subquery id: Query GFX RLC firmware version */
	#define AMDGPU_INFO_FW_GFX_RLC		0x07
	/* Subquery id: Query GFX MEC firmware version */
	#define AMDGPU_INFO_FW_GFX_MEC		0x08
	/* Subquery id: Query SMC firmware version */
	#define AMDGPU_INFO_FW_SMC		0x0a
	/* Subquery id: Query SDMA firmware version */
	#define AMDGPU_INFO_FW_SDMA		0x0b
/* number of bytes moved for TTM migration */
#define AMDGPU_INFO_NUM_BYTES_MOVED		0x0f
/* the used VRAM size */
#define AMDGPU_INFO_VRAM_USAGE			0x10
/* the used GTT size */
#define AMDGPU_INFO_GTT_USAGE			0x11
/* Information about GDS, etc. resource configuration */
#define AMDGPU_INFO_GDS_CONFIG			0x13
/* Query information about VRAM and GTT domains */
#define AMDGPU_INFO_VRAM_GTT			0x14
/* Query information about register in MMR address space*/
#define AMDGPU_INFO_READ_MMR_REG		0x15
/* Query information about device: rev id, family, etc. */
#define AMDGPU_INFO_DEV_INFO			0x16
/* visible vram usage */
#define AMDGPU_INFO_VIS_VRAM_USAGE		0x17

#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT	0
#define AMDGPU_INFO_MMR_SE_INDEX_MASK	0xff
#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT	8
#define AMDGPU_INFO_MMR_SH_INDEX_MASK	0xff

/* Input structure for the INFO ioctl */
struct drm_amdgpu_info {
	/* Where the return value will be stored */
489
	__u64 return_pointer;
490 491
	/* The size of the return value. Just like "size" in "snprintf",
	 * it limits how many bytes the kernel can write. */
492
	__u32 return_size;
493
	/* The query request id. */
494
	__u32 query;
495 496 497

	union {
		struct {
498 499
			__u32 id;
			__u32 _pad;
500 501 502 503
		} mode_crtc;

		struct {
			/** AMDGPU_HW_IP_* */
504
			__u32 type;
505
			/**
506 507
			 * Index of the IP if there are more IPs of the same
			 * type. Ignored by AMDGPU_INFO_HW_IP_COUNT.
508
			 */
509
			__u32 ip_instance;
510 511 512
		} query_hw_ip;

		struct {
513
			__u32 dword_offset;
514
			/** number of registers to read */
515 516
			__u32 count;
			__u32 instance;
517
			/** For future use, no flags defined so far */
518
			__u32 flags;
519 520 521 522
		} read_mmr_reg;

		struct {
			/** AMDGPU_INFO_FW_* */
523
			__u32 fw_type;
524 525 526 527
			/**
			 * Index of the IP if there are more IPs of
			 * the same type.
			 */
528
			__u32 ip_instance;
529 530 531 532
			/**
			 * Index of the engine. Whether this is used depends
			 * on the firmware type. (e.g. MEC, SDMA)
			 */
533 534
			__u32 index;
			__u32 _pad;
535 536 537 538 539 540
		} query_fw;
	};
};

struct drm_amdgpu_info_gds {
	/** GDS GFX partition size */
541
	__u32 gds_gfx_partition_size;
542
	/** GDS compute partition size */
543
	__u32 compute_partition_size;
544
	/** total GDS memory size */
545
	__u32 gds_total_size;
546
	/** GWS size per GFX partition */
547
	__u32 gws_per_gfx_partition;
548
	/** GSW size per compute partition */
549
	__u32 gws_per_compute_partition;
550
	/** OA size per GFX partition */
551
	__u32 oa_per_gfx_partition;
552
	/** OA size per compute partition */
553 554
	__u32 oa_per_compute_partition;
	__u32 _pad;
555 556 557
};

struct drm_amdgpu_info_vram_gtt {
558 559 560
	__u64 vram_size;
	__u64 vram_cpu_accessible_size;
	__u64 gtt_size;
561 562 563
};

struct drm_amdgpu_info_firmware {
564 565
	__u32 ver;
	__u32 feature;
566 567
};

568 569 570 571 572 573 574 575 576
#define AMDGPU_VRAM_TYPE_UNKNOWN 0
#define AMDGPU_VRAM_TYPE_GDDR1 1
#define AMDGPU_VRAM_TYPE_DDR2  2
#define AMDGPU_VRAM_TYPE_GDDR3 3
#define AMDGPU_VRAM_TYPE_GDDR4 4
#define AMDGPU_VRAM_TYPE_GDDR5 5
#define AMDGPU_VRAM_TYPE_HBM   6
#define AMDGPU_VRAM_TYPE_DDR3  7

577 578
struct drm_amdgpu_info_device {
	/** PCI Device ID */
579
	__u32 device_id;
580
	/** Internal chip revision: A0, A1, etc.) */
581 582
	__u32 chip_rev;
	__u32 external_rev;
583
	/** Revision id in PCI Config space */
584 585 586 587
	__u32 pci_rev;
	__u32 family;
	__u32 num_shader_engines;
	__u32 num_shader_arrays_per_engine;
588
	/* in KHz */
589 590 591
	__u32 gpu_counter_freq;
	__u64 max_engine_clock;
	__u64 max_memory_clock;
592
	/* cu information */
593 594 595
	__u32 cu_active_number;
	__u32 cu_ao_mask;
	__u32 cu_bitmap[4][4];
596
	/** Render backend pipe mask. One render backend is CB+DB. */
597 598 599 600 601
	__u32 enabled_rb_pipes_mask;
	__u32 num_rb_pipes;
	__u32 num_hw_gfx_contexts;
	__u32 _pad;
	__u64 ids_flags;
602
	/** Starting virtual address for UMDs. */
603
	__u64 virtual_address_offset;
604
	/** The maximum virtual address */
605
	__u64 virtual_address_max;
606
	/** Required alignment of virtual addresses. */
607
	__u32 virtual_address_alignment;
608
	/** Page table entry - fragment size */
609 610
	__u32 pte_fragment_size;
	__u32 gart_page_size;
611
	/** constant engine ram size*/
612
	__u32 ce_ram_size;
613
	/** video memory type info*/
614
	__u32 vram_type;
615
	/** video memory bit width*/
616
	__u32 vram_bit_width;
617
	/* vce harvesting instance */
618
	__u32 vce_harvest_config;
619 620 621 622
};

struct drm_amdgpu_info_hw_ip {
	/** Version of h/w IP */
623 624
	__u32  hw_ip_version_major;
	__u32  hw_ip_version_minor;
625
	/** Capabilities */
626
	__u64  capabilities_flags;
627
	/** command buffer address start alignment*/
628
	__u32  ib_start_alignment;
629
	/** command buffer size alignment*/
630
	__u32  ib_size_alignment;
631
	/** Bitmask of available rings. Bit 0 means ring 0, etc. */
632 633
	__u32  available_rings;
	__u32  _pad;
634 635 636 637 638 639 640 641 642
};

/*
 * Supported GPU families
 */
#define AMDGPU_FAMILY_UNKNOWN			0
#define AMDGPU_FAMILY_CI			120 /* Bonaire, Hawaii */
#define AMDGPU_FAMILY_KV			125 /* Kaveri, Kabini, Mullins */
#define AMDGPU_FAMILY_VI			130 /* Iceland, Tonga */
643
#define AMDGPU_FAMILY_CZ			135 /* Carrizo, Stoney */
644 645

#endif