mmconfig.c 4.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 * Copyright (C) 2004 Matthew Wilcox <matthew@wil.cx>
 * Copyright (C) 2004 Intel Corp.
 *
 * This code is released under the GNU General Public License version 2.
 */

/*
 * mmconfig.c - Low-level direct PCI config space access via MMCONFIG
 */

#include <linux/pci.h>
#include <linux/init.h>
14
#include <linux/acpi.h>
15
#include <asm/e820.h>
L
Linus Torvalds 已提交
16 17
#include "pci.h"

18 19
#define MMCONFIG_APER_SIZE (256*1024*1024)

L
Linus Torvalds 已提交
20 21 22 23 24
#define mmcfg_virt_addr ((void __iomem *) fix_to_virt(FIX_PCIE_MCFG))

/* The base address of the last MMCONFIG device accessed */
static u32 mmcfg_last_accessed_device;

25 26
static DECLARE_BITMAP(fallback_slots, 32);

L
Linus Torvalds 已提交
27 28 29
/*
 * Functions for accessing PCI configuration space with MMCONFIG accesses
 */
30
static u32 get_base_addr(unsigned int seg, int bus, unsigned devfn)
31 32 33 34
{
	int cfg_num = -1;
	struct acpi_table_mcfg_config *cfg;

35 36 37 38
	if (seg == 0 && bus == 0 &&
	    test_bit(PCI_SLOT(devfn), fallback_slots))
		return 0;

39 40 41
	while (1) {
		++cfg_num;
		if (cfg_num >= pci_mmcfg_config_num) {
42
			break;
43 44 45 46 47 48 49 50
		}
		cfg = &pci_mmcfg_config[cfg_num];
		if (cfg->pci_segment_group_number != seg)
			continue;
		if ((cfg->start_bus_number <= bus) &&
		    (cfg->end_bus_number >= bus))
			return cfg->base_address;
	}
51 52 53 54 55 56 57 58 59 60 61 62

	/* Handle more broken MCFG tables on Asus etc.
	   They only contain a single entry for bus 0-0. Assume
 	   this applies to all busses. */
	cfg = &pci_mmcfg_config[0];
	if (pci_mmcfg_config_num == 1 &&
		cfg->pci_segment_group_number == 0 &&
		(cfg->start_bus_number | cfg->end_bus_number) == 0)
		return cfg->base_address;

	/* Fall back to type 0 */
	return 0;
63
}
L
Linus Torvalds 已提交
64

65
static inline void pci_exp_set_dev_base(unsigned int base, int bus, int devfn)
L
Linus Torvalds 已提交
66
{
67
	u32 dev_base = base | (bus << 20) | (devfn << 12);
L
Linus Torvalds 已提交
68 69 70 71 72 73 74 75 76 77
	if (dev_base != mmcfg_last_accessed_device) {
		mmcfg_last_accessed_device = dev_base;
		set_fixmap_nocache(FIX_PCIE_MCFG, dev_base);
	}
}

static int pci_mmcfg_read(unsigned int seg, unsigned int bus,
			  unsigned int devfn, int reg, int len, u32 *value)
{
	unsigned long flags;
78
	u32 base;
L
Linus Torvalds 已提交
79 80 81 82

	if (!value || (bus > 255) || (devfn > 255) || (reg > 4095))
		return -EINVAL;

83
	base = get_base_addr(seg, bus, devfn);
84 85 86
	if (!base)
		return pci_conf1_read(seg,bus,devfn,reg,len,value);

L
Linus Torvalds 已提交
87 88
	spin_lock_irqsave(&pci_config_lock, flags);

89
	pci_exp_set_dev_base(base, bus, devfn);
L
Linus Torvalds 已提交
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111

	switch (len) {
	case 1:
		*value = readb(mmcfg_virt_addr + reg);
		break;
	case 2:
		*value = readw(mmcfg_virt_addr + reg);
		break;
	case 4:
		*value = readl(mmcfg_virt_addr + reg);
		break;
	}

	spin_unlock_irqrestore(&pci_config_lock, flags);

	return 0;
}

static int pci_mmcfg_write(unsigned int seg, unsigned int bus,
			   unsigned int devfn, int reg, int len, u32 value)
{
	unsigned long flags;
112
	u32 base;
L
Linus Torvalds 已提交
113 114 115 116

	if ((bus > 255) || (devfn > 255) || (reg > 4095)) 
		return -EINVAL;

117
	base = get_base_addr(seg, bus, devfn);
118 119 120
	if (!base)
		return pci_conf1_write(seg,bus,devfn,reg,len,value);

L
Linus Torvalds 已提交
121 122
	spin_lock_irqsave(&pci_config_lock, flags);

123
	pci_exp_set_dev_base(base, bus, devfn);
L
Linus Torvalds 已提交
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146

	switch (len) {
	case 1:
		writeb(value, mmcfg_virt_addr + reg);
		break;
	case 2:
		writew(value, mmcfg_virt_addr + reg);
		break;
	case 4:
		writel(value, mmcfg_virt_addr + reg);
		break;
	}

	spin_unlock_irqrestore(&pci_config_lock, flags);

	return 0;
}

static struct pci_raw_ops pci_mmcfg = {
	.read =		pci_mmcfg_read,
	.write =	pci_mmcfg_write,
};

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
/* K8 systems have some devices (typically in the builtin northbridge)
   that are only accessible using type1
   Normally this can be expressed in the MCFG by not listing them
   and assigning suitable _SEGs, but this isn't implemented in some BIOS.
   Instead try to discover all devices on bus 0 that are unreachable using MM
   and fallback for them.
   We only do this for bus 0/seg 0 */
static __init void unreachable_devices(void)
{
	int i;
	unsigned long flags;

	for (i = 0; i < 32; i++) {
		u32 val1;
		u32 addr;

		pci_conf1_read(0, 0, PCI_DEVFN(i, 0), 0, 4, &val1);
		if (val1 == 0xffffffff)
			continue;

		/* Locking probably not needed, but safer */
		spin_lock_irqsave(&pci_config_lock, flags);
		addr = get_base_addr(0, 0, PCI_DEVFN(i, 0));
		if (addr != 0)
			pci_exp_set_dev_base(addr, 0, PCI_DEVFN(i, 0));
172
		if (addr == 0 || readl((u32 __iomem *)mmcfg_virt_addr) != val1)
173 174 175 176 177
			set_bit(i, fallback_slots);
		spin_unlock_irqrestore(&pci_config_lock, flags);
	}
}

178
void __init pci_mmcfg_init(void)
L
Linus Torvalds 已提交
179 180
{
	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
181
		return;
182 183 184 185 186

	acpi_table_parse(ACPI_MCFG, acpi_parse_mcfg);
	if ((pci_mmcfg_config_num == 0) ||
	    (pci_mmcfg_config == NULL) ||
	    (pci_mmcfg_config[0].base_address == 0))
187
		return;
L
Linus Torvalds 已提交
188

189 190 191 192 193 194 195 196
	if (!e820_all_mapped(pci_mmcfg_config[0].base_address,
			pci_mmcfg_config[0].base_address + MMCONFIG_APER_SIZE,
			E820_RESERVED)) {
		printk(KERN_ERR "PCI: BIOS Bug: MCFG area is not E820-reserved\n");
		printk(KERN_ERR "PCI: Not using MMCONFIG.\n");
		return;
	}

L
Linus Torvalds 已提交
197 198 199 200
	printk(KERN_INFO "PCI: Using MMCONFIG\n");
	raw_pci_ops = &pci_mmcfg;
	pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;

201
	unreachable_devices();
L
Linus Torvalds 已提交
202
}