intel_ringbuffer.h 7.9 KB
Newer Older
1 2 3
#ifndef _INTEL_RINGBUFFER_H_
#define _INTEL_RINGBUFFER_H_

4 5 6 7 8 9 10 11 12 13 14
/*
 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
 *
 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
 * cacheline, the Head Pointer must not be greater than the Tail
 * Pointer."
 */
#define I915_RING_FREE_SPACE 64

15
struct  intel_hw_status_page {
16
	u32		*page_addr;
17
	unsigned int	gfx_addr;
18
	struct		drm_i915_gem_object *obj;
19 20
};

B
Ben Widawsky 已提交
21 22
#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
23

B
Ben Widawsky 已提交
24 25
#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
26

B
Ben Widawsky 已提交
27 28
#define I915_READ_HEAD(ring)  I915_READ(RING_HEAD((ring)->mmio_base))
#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
29

B
Ben Widawsky 已提交
30 31
#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
32

B
Ben Widawsky 已提交
33 34
#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
35

B
Ben Widawsky 已提交
36 37 38
#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
39

40 41
struct intel_ring_hangcheck {
	u32 seqno;
42 43
	u32 acthd;
	int score;
44 45
};

46 47
struct  intel_ring_buffer {
	const char	*name;
48
	enum intel_ring_id {
49 50 51
		RCS = 0x0,
		VCS,
		BCS,
52
		VECS,
53
	} id;
54
#define I915_NUM_RINGS 4
55
	u32		mmio_base;
C
Chris Wilson 已提交
56
	void		__iomem *virtual_start;
57
	struct		drm_device *dev;
58
	struct		drm_i915_gem_object *obj;
59

60 61
	u32		head;
	u32		tail;
62
	int		space;
63
	int		size;
64
	int		effective_size;
65 66
	struct intel_hw_status_page status_page;

67 68 69 70 71 72 73 74 75 76
	/** We track the position of the requests in the ring buffer, and
	 * when each is retired we increment last_retired_head as the GPU
	 * must have finished processing the request and so we know we
	 * can advance the ringbuffer up to that position.
	 *
	 * last_retired_head is set to -1 after the value is consumed so
	 * we can detect new retirements.
	 */
	u32		last_retired_head;

77
	struct {
B
Ben Widawsky 已提交
78 79 80
		u32	gt; /*  protected by dev_priv->irq_lock */
		u32	pm; /*  protected by dev_priv->rps.lock (sucks) */
	} irq_refcount;
D
Daniel Vetter 已提交
81
	u32		irq_enable_mask;	/* bitmask to enable ring interrupt */
C
Chris Wilson 已提交
82
	u32		trace_irq_seqno;
83
	u32		sync_seqno[I915_NUM_RINGS-1];
84
	bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
85
	void		(*irq_put)(struct intel_ring_buffer *ring);
86

87
	int		(*init)(struct intel_ring_buffer *ring);
88

89
	void		(*write_tail)(struct intel_ring_buffer *ring,
90
				      u32 value);
91 92 93
	int __must_check (*flush)(struct intel_ring_buffer *ring,
				  u32	invalidate_domains,
				  u32	flush_domains);
94
	int		(*add_request)(struct intel_ring_buffer *ring);
95 96 97 98 99 100 101 102
	/* Some chipsets are not quite as coherent as advertised and need
	 * an expensive kick to force a true read of the up-to-date seqno.
	 * However, the up-to-date seqno is not always required and the last
	 * seen value is good enough. Note that the seqno will always be
	 * monotonic, even if not coherent.
	 */
	u32		(*get_seqno)(struct intel_ring_buffer *ring,
				     bool lazy_coherency);
M
Mika Kuoppala 已提交
103 104
	void		(*set_seqno)(struct intel_ring_buffer *ring,
				     u32 seqno);
105
	int		(*dispatch_execbuffer)(struct intel_ring_buffer *ring,
106 107 108
					       u32 offset, u32 length,
					       unsigned flags);
#define I915_DISPATCH_SECURE 0x1
109
#define I915_DISPATCH_PINNED 0x2
Z
Zou Nan hai 已提交
110
	void		(*cleanup)(struct intel_ring_buffer *ring);
111 112 113
	int		(*sync_to)(struct intel_ring_buffer *ring,
				   struct intel_ring_buffer *to,
				   u32 seqno);
114

115 116
	/* our mbox written by others */
	u32		semaphore_register[I915_NUM_RINGS];
117 118 119
	/* mboxes this ring signals to */
	u32		signal_mbox[I915_NUM_RINGS];

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
	/**
	 * List of objects currently involved in rendering from the
	 * ringbuffer.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * List of breadcrumbs associated with GPU requests currently
	 * outstanding.
	 */
	struct list_head request_list;

138 139 140
	/**
	 * Do we have some not yet emitted requests outstanding?
	 */
141
	u32 outstanding_lazy_request;
142
	bool gpu_caches_dirty;
143
	bool fbc_dirty;
144

145
	wait_queue_head_t irq_queue;
Z
Zou Nan hai 已提交
146

147 148 149 150
	/**
	 * Do an explicit TLB flush before MI_SET_CONTEXT
	 */
	bool itlb_before_ctx_switch;
151
	struct i915_hw_context *default_context;
152
	struct i915_hw_context *last_context;
153

154 155
	struct intel_ring_hangcheck hangcheck;

Z
Zou Nan hai 已提交
156
	void *private;
157 158
};

159 160 161 162 163 164
static inline bool
intel_ring_initialized(struct intel_ring_buffer *ring)
{
	return ring->obj != NULL;
}

165 166 167 168 169 170
static inline unsigned
intel_ring_flag(struct intel_ring_buffer *ring)
{
	return 1 << ring->id;
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
static inline u32
intel_ring_sync_index(struct intel_ring_buffer *ring,
		      struct intel_ring_buffer *other)
{
	int idx;

	/*
	 * cs -> 0 = vcs, 1 = bcs
	 * vcs -> 0 = bcs, 1 = cs,
	 * bcs -> 0 = cs, 1 = vcs.
	 */

	idx = (other - ring) - 1;
	if (idx < 0)
		idx += I915_NUM_RINGS;

	return idx;
}

190 191
static inline u32
intel_read_status_page(struct intel_ring_buffer *ring,
192
		       int reg)
193
{
194 195 196
	/* Ensure that the compiler doesn't optimize away the load. */
	barrier();
	return ring->status_page.page_addr[reg];
197 198
}

M
Mika Kuoppala 已提交
199 200 201 202 203 204 205
static inline void
intel_write_status_page(struct intel_ring_buffer *ring,
			int reg, u32 value)
{
	ring->status_page.page_addr[reg] = value;
}

C
Chris Wilson 已提交
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
/**
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
 *
 * The following dwords have a reserved meaning:
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
 *
 * The area from dword 0x20 to 0x3ff is available for driver usage.
 */
#define I915_GEM_HWS_INDEX		0x20
222 223
#define I915_GEM_HWS_SCRATCH_INDEX	0x30
#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
C
Chris Wilson 已提交
224

225
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
226

227
int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
228 229
static inline void intel_ring_emit(struct intel_ring_buffer *ring,
				   u32 data)
230
{
231
	iowrite32(data, ring->virtual_start + ring->tail);
232 233
	ring->tail += 4;
}
234
void intel_ring_advance(struct intel_ring_buffer *ring);
235
int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
236
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
237 238
int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
239

240 241
int intel_init_render_ring_buffer(struct drm_device *dev);
int intel_init_bsd_ring_buffer(struct drm_device *dev);
242
int intel_init_blt_ring_buffer(struct drm_device *dev);
B
Ben Widawsky 已提交
243
int intel_init_vebox_ring_buffer(struct drm_device *dev);
244

245 246
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
247

248 249 250 251 252
static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
{
	return ring->tail;
}

253 254 255 256 257 258
static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
{
	BUG_ON(ring->outstanding_lazy_request == 0);
	return ring->outstanding_lazy_request;
}

C
Chris Wilson 已提交
259 260 261 262 263 264
static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
{
	if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
		ring->trace_irq_seqno = seqno;
}

265 266 267
/* DRI warts */
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);

268
#endif /* _INTEL_RINGBUFFER_H_ */