dma.c 44.5 KB
Newer Older
K
Kevin Hilman 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * EDMA3 support for DaVinci
 *
 * Copyright (C) 2006-2009 Texas Instruments.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>
#include <linux/io.h>
26
#include <linux/slab.h>
K
Kevin Hilman 已提交
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96

#include <mach/edma.h>

/* Offsets matching "struct edmacc_param" */
#define PARM_OPT		0x00
#define PARM_SRC		0x04
#define PARM_A_B_CNT		0x08
#define PARM_DST		0x0c
#define PARM_SRC_DST_BIDX	0x10
#define PARM_LINK_BCNTRLD	0x14
#define PARM_SRC_DST_CIDX	0x18
#define PARM_CCNT		0x1c

#define PARM_SIZE		0x20

/* Offsets for EDMA CC global channel registers and their shadows */
#define SH_ER		0x00	/* 64 bits */
#define SH_ECR		0x08	/* 64 bits */
#define SH_ESR		0x10	/* 64 bits */
#define SH_CER		0x18	/* 64 bits */
#define SH_EER		0x20	/* 64 bits */
#define SH_EECR		0x28	/* 64 bits */
#define SH_EESR		0x30	/* 64 bits */
#define SH_SER		0x38	/* 64 bits */
#define SH_SECR		0x40	/* 64 bits */
#define SH_IER		0x50	/* 64 bits */
#define SH_IECR		0x58	/* 64 bits */
#define SH_IESR		0x60	/* 64 bits */
#define SH_IPR		0x68	/* 64 bits */
#define SH_ICR		0x70	/* 64 bits */
#define SH_IEVAL	0x78
#define SH_QER		0x80
#define SH_QEER		0x84
#define SH_QEECR	0x88
#define SH_QEESR	0x8c
#define SH_QSER		0x90
#define SH_QSECR	0x94
#define SH_SIZE		0x200

/* Offsets for EDMA CC global registers */
#define EDMA_REV	0x0000
#define EDMA_CCCFG	0x0004
#define EDMA_QCHMAP	0x0200	/* 8 registers */
#define EDMA_DMAQNUM	0x0240	/* 8 registers (4 on OMAP-L1xx) */
#define EDMA_QDMAQNUM	0x0260
#define EDMA_QUETCMAP	0x0280
#define EDMA_QUEPRI	0x0284
#define EDMA_EMR	0x0300	/* 64 bits */
#define EDMA_EMCR	0x0308	/* 64 bits */
#define EDMA_QEMR	0x0310
#define EDMA_QEMCR	0x0314
#define EDMA_CCERR	0x0318
#define EDMA_CCERRCLR	0x031c
#define EDMA_EEVAL	0x0320
#define EDMA_DRAE	0x0340	/* 4 x 64 bits*/
#define EDMA_QRAE	0x0380	/* 4 registers */
#define EDMA_QUEEVTENTRY	0x0400	/* 2 x 16 registers */
#define EDMA_QSTAT	0x0600	/* 2 registers */
#define EDMA_QWMTHRA	0x0620
#define EDMA_QWMTHRB	0x0624
#define EDMA_CCSTAT	0x0640

#define EDMA_M		0x1000	/* global channel registers */
#define EDMA_ECR	0x1008
#define EDMA_ECRH	0x100C
#define EDMA_SHADOW0	0x2000	/* 4 regions shadowing global channels */
#define EDMA_PARM	0x4000	/* 128 param entries */

#define PARM_OFFSET(param_no)	(EDMA_PARM + ((param_no) << 5))

97 98 99
#define EDMA_DCHMAP	0x0100  /* 64 registers */
#define CHMAP_EXIST	BIT(24)

K
Kevin Hilman 已提交
100 101 102 103 104
#define EDMA_MAX_DMACH           64
#define EDMA_MAX_PARAMENTRY     512

/*****************************************************************************/

105
static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
K
Kevin Hilman 已提交
106

107
static inline unsigned int edma_read(unsigned ctlr, int offset)
K
Kevin Hilman 已提交
108
{
109
	return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
K
Kevin Hilman 已提交
110 111
}

112
static inline void edma_write(unsigned ctlr, int offset, int val)
K
Kevin Hilman 已提交
113
{
114
	__raw_writel(val, edmacc_regs_base[ctlr] + offset);
K
Kevin Hilman 已提交
115
}
116 117
static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
		unsigned or)
K
Kevin Hilman 已提交
118
{
119
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
120 121
	val &= and;
	val |= or;
122
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
123
}
124
static inline void edma_and(unsigned ctlr, int offset, unsigned and)
K
Kevin Hilman 已提交
125
{
126
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
127
	val &= and;
128
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
129
}
130
static inline void edma_or(unsigned ctlr, int offset, unsigned or)
K
Kevin Hilman 已提交
131
{
132
	unsigned val = edma_read(ctlr, offset);
K
Kevin Hilman 已提交
133
	val |= or;
134
	edma_write(ctlr, offset, val);
K
Kevin Hilman 已提交
135
}
136
static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
K
Kevin Hilman 已提交
137
{
138
	return edma_read(ctlr, offset + (i << 2));
K
Kevin Hilman 已提交
139
}
140 141
static inline void edma_write_array(unsigned ctlr, int offset, int i,
		unsigned val)
K
Kevin Hilman 已提交
142
{
143
	edma_write(ctlr, offset + (i << 2), val);
K
Kevin Hilman 已提交
144
}
145
static inline void edma_modify_array(unsigned ctlr, int offset, int i,
K
Kevin Hilman 已提交
146 147
		unsigned and, unsigned or)
{
148
	edma_modify(ctlr, offset + (i << 2), and, or);
K
Kevin Hilman 已提交
149
}
150
static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
K
Kevin Hilman 已提交
151
{
152
	edma_or(ctlr, offset + (i << 2), or);
K
Kevin Hilman 已提交
153
}
154 155
static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
		unsigned or)
K
Kevin Hilman 已提交
156
{
157
	edma_or(ctlr, offset + ((i*2 + j) << 2), or);
K
Kevin Hilman 已提交
158
}
159 160
static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
		unsigned val)
K
Kevin Hilman 已提交
161
{
162
	edma_write(ctlr, offset + ((i*2 + j) << 2), val);
K
Kevin Hilman 已提交
163
}
164
static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
K
Kevin Hilman 已提交
165
{
166
	return edma_read(ctlr, EDMA_SHADOW0 + offset);
K
Kevin Hilman 已提交
167
}
168 169
static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
		int i)
K
Kevin Hilman 已提交
170
{
171
	return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
K
Kevin Hilman 已提交
172
}
173
static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
K
Kevin Hilman 已提交
174
{
175
	edma_write(ctlr, EDMA_SHADOW0 + offset, val);
K
Kevin Hilman 已提交
176
}
177 178
static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
		unsigned val)
K
Kevin Hilman 已提交
179
{
180
	edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
K
Kevin Hilman 已提交
181
}
182 183
static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
		int param_no)
K
Kevin Hilman 已提交
184
{
185
	return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
K
Kevin Hilman 已提交
186
}
187 188
static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
		unsigned val)
K
Kevin Hilman 已提交
189
{
190
	edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
K
Kevin Hilman 已提交
191
}
192
static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
K
Kevin Hilman 已提交
193 194
		unsigned and, unsigned or)
{
195
	edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
K
Kevin Hilman 已提交
196
}
197 198
static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
		unsigned and)
K
Kevin Hilman 已提交
199
{
200
	edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
K
Kevin Hilman 已提交
201
}
202 203
static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
		unsigned or)
K
Kevin Hilman 已提交
204
{
205
	edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
K
Kevin Hilman 已提交
206 207
}

208 209 210 211 212 213 214 215 216 217 218 219
static inline void set_bits(int offset, int len, unsigned long *p)
{
	for (; len > 0; len--)
		set_bit(offset + (len - 1), p);
}

static inline void clear_bits(int offset, int len, unsigned long *p)
{
	for (; len > 0; len--)
		clear_bit(offset + (len - 1), p);
}

K
Kevin Hilman 已提交
220 221 222
/*****************************************************************************/

/* actual number of DMA channels and slots on this silicon */
223 224 225 226 227 228 229
struct edma {
	/* how many dma resources of each type */
	unsigned	num_channels;
	unsigned	num_region;
	unsigned	num_slots;
	unsigned	num_tc;
	unsigned	num_cc;
230
	enum dma_event_q 	default_queue;
231 232 233 234 235 236 237 238

	/* list of channels with no even trigger; terminated by "-1" */
	const s8	*noevent;

	/* The edma_inuse bit for each PaRAM slot is clear unless the
	 * channel is in use ... by ARM or DSP, for QDMA, or whatever.
	 */
	DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
K
Kevin Hilman 已提交
239

240 241 242
	/* The edma_unused bit for each channel is clear unless
	 * it is not being used on this platform. It uses a bit
	 * of SOC-specific initialization code.
243
	 */
244
	DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
K
Kevin Hilman 已提交
245

246 247
	unsigned	irq_res_start;
	unsigned	irq_res_end;
K
Kevin Hilman 已提交
248

249 250 251 252 253 254 255
	struct dma_interrupt_data {
		void (*callback)(unsigned channel, unsigned short ch_status,
				void *data);
		void *data;
	} intr_data[EDMA_MAX_DMACH];
};

256
static struct edma *edma_cc[EDMA_MAX_CC];
257
static int arch_num_cc;
K
Kevin Hilman 已提交
258 259 260 261 262 263 264 265 266

/* dummy param set used to (re)initialize parameter RAM slots */
static const struct edmacc_param dummy_paramset = {
	.link_bcntrld = 0xffff,
	.ccnt = 1,
};

/*****************************************************************************/

267 268
static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
		enum dma_event_q queue_no)
K
Kevin Hilman 已提交
269 270 271 272 273
{
	int bit = (ch_no & 0x7) * 4;

	/* default to low priority queue */
	if (queue_no == EVENTQ_DEFAULT)
274
		queue_no = edma_cc[ctlr]->default_queue;
K
Kevin Hilman 已提交
275 276

	queue_no &= 7;
277
	edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
K
Kevin Hilman 已提交
278 279 280
			~(0x7 << bit), queue_no << bit);
}

281
static void __init map_queue_tc(unsigned ctlr, int queue_no, int tc_no)
K
Kevin Hilman 已提交
282 283
{
	int bit = queue_no * 4;
284
	edma_modify(ctlr, EDMA_QUETCMAP, ~(0x7 << bit), ((tc_no & 0x7) << bit));
K
Kevin Hilman 已提交
285 286
}

287 288
static void __init assign_priority_to_queue(unsigned ctlr, int queue_no,
		int priority)
K
Kevin Hilman 已提交
289 290
{
	int bit = queue_no * 4;
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
	edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
			((priority & 0x7) << bit));
}

/**
 * map_dmach_param - Maps channel number to param entry number
 *
 * This maps the dma channel number to param entry numberter. In
 * other words using the DMA channel mapping registers a param entry
 * can be mapped to any channel
 *
 * Callers are responsible for ensuring the channel mapping logic is
 * included in that particular EDMA variant (Eg : dm646x)
 *
 */
static void __init map_dmach_param(unsigned ctlr)
{
	int i;
	for (i = 0; i < EDMA_MAX_DMACH; i++)
		edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
K
Kevin Hilman 已提交
311 312 313 314 315 316 317
}

static inline void
setup_dma_interrupt(unsigned lch,
	void (*callback)(unsigned channel, u16 ch_status, void *data),
	void *data)
{
318 319 320 321 322
	unsigned ctlr;

	ctlr = EDMA_CTLR(lch);
	lch = EDMA_CHAN_SLOT(lch);

323
	if (!callback)
324
		edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
325
				BIT(lch & 0x1f));
K
Kevin Hilman 已提交
326

327 328
	edma_cc[ctlr]->intr_data[lch].callback = callback;
	edma_cc[ctlr]->intr_data[lch].data = data;
K
Kevin Hilman 已提交
329 330

	if (callback) {
331
		edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
332
				BIT(lch & 0x1f));
333
		edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
334
				BIT(lch & 0x1f));
K
Kevin Hilman 已提交
335 336 337
	}
}

338 339
static int irq2ctlr(int irq)
{
340
	if (irq >= edma_cc[0]->irq_res_start && irq <= edma_cc[0]->irq_res_end)
341
		return 0;
342 343
	else if (irq >= edma_cc[1]->irq_res_start &&
		irq <= edma_cc[1]->irq_res_end)
344 345 346 347 348
		return 1;

	return -1;
}

K
Kevin Hilman 已提交
349 350 351 352 353 354 355 356
/******************************************************************************
 *
 * DMA interrupt handler
 *
 *****************************************************************************/
static irqreturn_t dma_irq_handler(int irq, void *data)
{
	int i;
357
	int ctlr;
K
Kevin Hilman 已提交
358 359
	unsigned int cnt = 0;

360
	ctlr = irq2ctlr(irq);
361 362
	if (ctlr < 0)
		return IRQ_NONE;
363

K
Kevin Hilman 已提交
364 365
	dev_dbg(data, "dma_irq_handler\n");

366 367
	if ((edma_shadow0_read_array(ctlr, SH_IPR, 0) == 0) &&
	    (edma_shadow0_read_array(ctlr, SH_IPR, 1) == 0))
K
Kevin Hilman 已提交
368 369 370 371
		return IRQ_NONE;

	while (1) {
		int j;
372 373
		if (edma_shadow0_read_array(ctlr, SH_IPR, 0) &
				edma_shadow0_read_array(ctlr, SH_IER, 0))
K
Kevin Hilman 已提交
374
			j = 0;
375 376
		else if (edma_shadow0_read_array(ctlr, SH_IPR, 1) &
				edma_shadow0_read_array(ctlr, SH_IER, 1))
K
Kevin Hilman 已提交
377 378 379 380
			j = 1;
		else
			break;
		dev_dbg(data, "IPR%d %08x\n", j,
381
				edma_shadow0_read_array(ctlr, SH_IPR, j));
K
Kevin Hilman 已提交
382 383
		for (i = 0; i < 32; i++) {
			int k = (j << 5) + i;
384 385 386
			if ((edma_shadow0_read_array(ctlr, SH_IPR, j) & BIT(i))
					&& (edma_shadow0_read_array(ctlr,
							SH_IER, j) & BIT(i))) {
K
Kevin Hilman 已提交
387
				/* Clear the corresponding IPR bits */
388
				edma_shadow0_write_array(ctlr, SH_ICR, j,
389
							BIT(i));
390
				if (edma_cc[ctlr]->intr_data[k].callback)
391
					edma_cc[ctlr]->intr_data[k].callback(
392
						k, DMA_COMPLETE,
393
						edma_cc[ctlr]->intr_data[k].
394
						data);
K
Kevin Hilman 已提交
395 396 397 398 399 400
			}
		}
		cnt++;
		if (cnt > 10)
			break;
	}
401
	edma_shadow0_write(ctlr, SH_IEVAL, 1);
K
Kevin Hilman 已提交
402 403 404 405 406 407 408 409 410 411 412
	return IRQ_HANDLED;
}

/******************************************************************************
 *
 * DMA error interrupt handler
 *
 *****************************************************************************/
static irqreturn_t dma_ccerr_handler(int irq, void *data)
{
	int i;
413
	int ctlr;
K
Kevin Hilman 已提交
414 415
	unsigned int cnt = 0;

416
	ctlr = irq2ctlr(irq);
417 418
	if (ctlr < 0)
		return IRQ_NONE;
419

K
Kevin Hilman 已提交
420 421
	dev_dbg(data, "dma_ccerr_handler\n");

422 423 424 425
	if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
	    (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
	    (edma_read(ctlr, EDMA_QEMR) == 0) &&
	    (edma_read(ctlr, EDMA_CCERR) == 0))
K
Kevin Hilman 已提交
426 427 428 429
		return IRQ_NONE;

	while (1) {
		int j = -1;
430
		if (edma_read_array(ctlr, EDMA_EMR, 0))
K
Kevin Hilman 已提交
431
			j = 0;
432
		else if (edma_read_array(ctlr, EDMA_EMR, 1))
K
Kevin Hilman 已提交
433 434 435
			j = 1;
		if (j >= 0) {
			dev_dbg(data, "EMR%d %08x\n", j,
436
					edma_read_array(ctlr, EDMA_EMR, j));
K
Kevin Hilman 已提交
437 438
			for (i = 0; i < 32; i++) {
				int k = (j << 5) + i;
439
				if (edma_read_array(ctlr, EDMA_EMR, j) &
440
							BIT(i)) {
K
Kevin Hilman 已提交
441
					/* Clear the corresponding EMR bits */
442
					edma_write_array(ctlr, EDMA_EMCR, j,
443
							BIT(i));
K
Kevin Hilman 已提交
444
					/* Clear any SER */
445
					edma_shadow0_write_array(ctlr, SH_SECR,
446
								j, BIT(i));
447
					if (edma_cc[ctlr]->intr_data[k].
448
								callback) {
449
						edma_cc[ctlr]->intr_data[k].
450 451
						callback(k,
						DMA_CC_ERROR,
452
						edma_cc[ctlr]->intr_data
453
						[k].data);
K
Kevin Hilman 已提交
454 455 456
					}
				}
			}
457
		} else if (edma_read(ctlr, EDMA_QEMR)) {
K
Kevin Hilman 已提交
458
			dev_dbg(data, "QEMR %02x\n",
459
				edma_read(ctlr, EDMA_QEMR));
K
Kevin Hilman 已提交
460
			for (i = 0; i < 8; i++) {
461
				if (edma_read(ctlr, EDMA_QEMR) & BIT(i)) {
K
Kevin Hilman 已提交
462
					/* Clear the corresponding IPR bits */
463
					edma_write(ctlr, EDMA_QEMCR, BIT(i));
464
					edma_shadow0_write(ctlr, SH_QSECR,
465
								BIT(i));
K
Kevin Hilman 已提交
466 467 468 469

					/* NOTE:  not reported!! */
				}
			}
470
		} else if (edma_read(ctlr, EDMA_CCERR)) {
K
Kevin Hilman 已提交
471
			dev_dbg(data, "CCERR %08x\n",
472
				edma_read(ctlr, EDMA_CCERR));
K
Kevin Hilman 已提交
473 474 475 476
			/* FIXME:  CCERR.BIT(16) ignored!  much better
			 * to just write CCERRCLR with CCERR value...
			 */
			for (i = 0; i < 8; i++) {
477
				if (edma_read(ctlr, EDMA_CCERR) & BIT(i)) {
K
Kevin Hilman 已提交
478
					/* Clear the corresponding IPR bits */
479
					edma_write(ctlr, EDMA_CCERRCLR, BIT(i));
K
Kevin Hilman 已提交
480 481 482 483 484

					/* NOTE:  not reported!! */
				}
			}
		}
485 486 487 488
		if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
		    (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
		    (edma_read(ctlr, EDMA_QEMR) == 0) &&
		    (edma_read(ctlr, EDMA_CCERR) == 0))
K
Kevin Hilman 已提交
489 490 491 492 493
			break;
		cnt++;
		if (cnt > 10)
			break;
	}
494
	edma_write(ctlr, EDMA_EEVAL, 1);
K
Kevin Hilman 已提交
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
	return IRQ_HANDLED;
}

/******************************************************************************
 *
 * Transfer controller error interrupt handlers
 *
 *****************************************************************************/

#define tc_errs_handled	false	/* disabled as long as they're NOPs */

static irqreturn_t dma_tc0err_handler(int irq, void *data)
{
	dev_dbg(data, "dma_tc0err_handler\n");
	return IRQ_HANDLED;
}

static irqreturn_t dma_tc1err_handler(int irq, void *data)
{
	dev_dbg(data, "dma_tc1err_handler\n");
	return IRQ_HANDLED;
}

518 519 520
static int reserve_contiguous_slots(int ctlr, unsigned int id,
				     unsigned int num_slots,
				     unsigned int start_slot)
521 522
{
	int i, j;
523 524
	unsigned int count = num_slots;
	int stop_slot = start_slot;
525
	DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
526

527
	for (i = start_slot; i < edma_cc[ctlr]->num_slots; ++i) {
528
		j = EDMA_CHAN_SLOT(i);
529
		if (!test_and_set_bit(j, edma_cc[ctlr]->edma_inuse)) {
530
			/* Record our current beginning slot */
531 532
			if (count == num_slots)
				stop_slot = i;
533

534
			count--;
535 536
			set_bit(j, tmp_inuse);

537 538
			if (count == 0)
				break;
539 540 541 542
		} else {
			clear_bit(j, tmp_inuse);

			if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
543
				stop_slot = i;
544
				break;
545
			} else {
546
				count = num_slots;
547
			}
548
		}
549 550 551 552
	}

	/*
	 * We have to clear any bits that we set
553 554 555
	 * if we run out parameter RAM slots, i.e we do find a set
	 * of contiguous parameter RAM slots but do not find the exact number
	 * requested as we may reach the total number of parameter RAM slots
556
	 */
557
	if (i == edma_cc[ctlr]->num_slots)
558
		stop_slot = i;
559

560
	for (j = start_slot; j < stop_slot; j++)
561
		if (test_bit(j, tmp_inuse))
562
			clear_bit(j, edma_cc[ctlr]->edma_inuse);
563

564
	if (count)
565 566
		return -EBUSY;

567
	for (j = i - num_slots + 1; j <= i; ++j)
568 569 570
		memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
			&dummy_paramset, PARM_SIZE);

571
	return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
572 573
}

574 575 576 577 578 579 580 581 582 583
static int prepare_unused_channel_list(struct device *dev, void *data)
{
	struct platform_device *pdev = to_platform_device(dev);
	int i, ctlr;

	for (i = 0; i < pdev->num_resources; i++) {
		if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
				(int)pdev->resource[i].start >= 0) {
			ctlr = EDMA_CTLR(pdev->resource[i].start);
			clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
584
					edma_cc[ctlr]->edma_unused);
585 586 587 588 589 590
		}
	}

	return 0;
}

K
Kevin Hilman 已提交
591 592
/*-----------------------------------------------------------------------*/

593 594
static bool unused_chan_list_done;

K
Kevin Hilman 已提交
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
/* Resource alloc/free:  dma channels, parameter RAM slots */

/**
 * edma_alloc_channel - allocate DMA channel and paired parameter RAM
 * @channel: specific channel to allocate; negative for "any unmapped channel"
 * @callback: optional; to be issued on DMA completion or errors
 * @data: passed to callback
 * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
 *	Controller (TC) executes requests using this channel.  Use
 *	EVENTQ_DEFAULT unless you really need a high priority queue.
 *
 * This allocates a DMA channel and its associated parameter RAM slot.
 * The parameter RAM is initialized to hold a dummy transfer.
 *
 * Normal use is to pass a specific channel number as @channel, to make
 * use of hardware events mapped to that channel.  When the channel will
 * be used only for software triggering or event chaining, channels not
 * mapped to hardware events (or mapped to unused events) are preferable.
 *
 * DMA transfers start from a channel using edma_start(), or by
 * chaining.  When the transfer described in that channel's parameter RAM
 * slot completes, that slot's data may be reloaded through a link.
 *
 * DMA errors are only reported to the @callback associated with the
 * channel driving that transfer, but transfer completion callbacks can
 * be sent to another channel under control of the TCC field in
 * the option word of the transfer's parameter RAM set.  Drivers must not
 * use DMA transfer completion callbacks for channels they did not allocate.
 * (The same applies to TCC codes used in transfer chaining.)
 *
 * Returns the number of the channel, else negative errno.
 */
int edma_alloc_channel(int channel,
		void (*callback)(unsigned channel, u16 ch_status, void *data),
		void *data,
		enum dma_event_q eventq_no)
{
632
	unsigned i, done = 0, ctlr = 0;
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
	int ret = 0;

	if (!unused_chan_list_done) {
		/*
		 * Scan all the platform devices to find out the EDMA channels
		 * used and clear them in the unused list, making the rest
		 * available for ARM usage.
		 */
		ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
				prepare_unused_channel_list);
		if (ret < 0)
			return ret;

		unused_chan_list_done = true;
	}
648 649 650 651 652 653

	if (channel >= 0) {
		ctlr = EDMA_CTLR(channel);
		channel = EDMA_CHAN_SLOT(channel);
	}

K
Kevin Hilman 已提交
654
	if (channel < 0) {
655
		for (i = 0; i < arch_num_cc; i++) {
656 657
			channel = 0;
			for (;;) {
658 659
				channel = find_next_bit(edma_cc[i]->edma_unused,
						edma_cc[i]->num_channels,
660
						channel);
661
				if (channel == edma_cc[i]->num_channels)
662
					break;
663
				if (!test_and_set_bit(channel,
664
						edma_cc[i]->edma_inuse)) {
665 666 667 668 669 670 671
					done = 1;
					ctlr = i;
					break;
				}
				channel++;
			}
			if (done)
K
Kevin Hilman 已提交
672 673
				break;
		}
674 675
		if (!done)
			return -ENOMEM;
676
	} else if (channel >= edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
677
		return -EINVAL;
678
	} else if (test_and_set_bit(channel, edma_cc[ctlr]->edma_inuse)) {
K
Kevin Hilman 已提交
679 680 681 682
		return -EBUSY;
	}

	/* ensure access through shadow region 0 */
683
	edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
K
Kevin Hilman 已提交
684 685

	/* ensure no events are pending */
686 687
	edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
K
Kevin Hilman 已提交
688 689 690
			&dummy_paramset, PARM_SIZE);

	if (callback)
691 692
		setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
					callback, data);
K
Kevin Hilman 已提交
693

694
	map_dmach_queue(ctlr, channel, eventq_no);
K
Kevin Hilman 已提交
695

696
	return EDMA_CTLR_CHAN(ctlr, channel);
K
Kevin Hilman 已提交
697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
}
EXPORT_SYMBOL(edma_alloc_channel);


/**
 * edma_free_channel - deallocate DMA channel
 * @channel: dma channel returned from edma_alloc_channel()
 *
 * This deallocates the DMA channel and associated parameter RAM slot
 * allocated by edma_alloc_channel().
 *
 * Callers are responsible for ensuring the channel is inactive, and
 * will not be reactivated by linking, chaining, or software calls to
 * edma_start().
 */
void edma_free_channel(unsigned channel)
{
714 715 716 717 718
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

719
	if (channel >= edma_cc[ctlr]->num_channels)
K
Kevin Hilman 已提交
720 721 722 723 724
		return;

	setup_dma_interrupt(channel, NULL, NULL);
	/* REVISIT should probably take out of shadow region 0 */

725
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
K
Kevin Hilman 已提交
726
			&dummy_paramset, PARM_SIZE);
727
	clear_bit(channel, edma_cc[ctlr]->edma_inuse);
K
Kevin Hilman 已提交
728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
}
EXPORT_SYMBOL(edma_free_channel);

/**
 * edma_alloc_slot - allocate DMA parameter RAM
 * @slot: specific slot to allocate; negative for "any unused slot"
 *
 * This allocates a parameter RAM slot, initializing it to hold a
 * dummy transfer.  Slots allocated using this routine have not been
 * mapped to a hardware DMA channel, and will normally be used by
 * linking to them from a slot associated with a DMA channel.
 *
 * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
 * slots may be allocated on behalf of DSP firmware.
 *
 * Returns the number of the slot, else negative errno.
 */
745
int edma_alloc_slot(unsigned ctlr, int slot)
K
Kevin Hilman 已提交
746
{
747 748 749
	if (slot >= 0)
		slot = EDMA_CHAN_SLOT(slot);

K
Kevin Hilman 已提交
750
	if (slot < 0) {
751
		slot = edma_cc[ctlr]->num_channels;
K
Kevin Hilman 已提交
752
		for (;;) {
753 754 755
			slot = find_next_zero_bit(edma_cc[ctlr]->edma_inuse,
					edma_cc[ctlr]->num_slots, slot);
			if (slot == edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
756
				return -ENOMEM;
757
			if (!test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse))
K
Kevin Hilman 已提交
758 759
				break;
		}
760 761
	} else if (slot < edma_cc[ctlr]->num_channels ||
			slot >= edma_cc[ctlr]->num_slots) {
K
Kevin Hilman 已提交
762
		return -EINVAL;
763
	} else if (test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse)) {
K
Kevin Hilman 已提交
764 765 766
		return -EBUSY;
	}

767
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
K
Kevin Hilman 已提交
768 769
			&dummy_paramset, PARM_SIZE);

770
	return EDMA_CTLR_CHAN(ctlr, slot);
K
Kevin Hilman 已提交
771 772 773 774 775 776 777 778 779 780 781 782 783
}
EXPORT_SYMBOL(edma_alloc_slot);

/**
 * edma_free_slot - deallocate DMA parameter RAM
 * @slot: parameter RAM slot returned from edma_alloc_slot()
 *
 * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
 * Callers are responsible for ensuring the slot is inactive, and will
 * not be activated.
 */
void edma_free_slot(unsigned slot)
{
784 785 786 787 788
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

789 790
	if (slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
791 792
		return;

793
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
K
Kevin Hilman 已提交
794
			&dummy_paramset, PARM_SIZE);
795
	clear_bit(slot, edma_cc[ctlr]->edma_inuse);
K
Kevin Hilman 已提交
796 797 798
}
EXPORT_SYMBOL(edma_free_slot);

799 800 801 802

/**
 * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
 * The API will return the starting point of a set of
803
 * contiguous parameter RAM slots that have been requested
804 805 806
 *
 * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
 * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
807 808
 * @count: number of contiguous Paramter RAM slots
 * @slot  - the start value of Parameter RAM slot that should be passed if id
809 810 811
 * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
 *
 * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
812 813
 * contiguous Parameter RAM slots from parameter RAM 64 in the case of
 * DaVinci SOCs and 32 in the case of DA8xx SOCs.
814 815
 *
 * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
816
 * set of contiguous parameter RAM slots from the "slot" that is passed as an
817 818 819
 * argument to the API.
 *
 * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
820
 * starts looking for a set of contiguous parameter RAMs from the "slot"
821
 * that is passed as an argument to the API. On failure the API will try to
822 823
 * find a set of contiguous Parameter RAM slots from the remaining Parameter
 * RAM slots
824 825 826 827 828 829 830 831
 */
int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
{
	/*
	 * The start slot requested should be greater than
	 * the number of channels and lesser than the total number
	 * of slots
	 */
832
	if ((id != EDMA_CONT_PARAMS_ANY) &&
833 834
		(slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots))
835 836 837
		return -EINVAL;

	/*
838
	 * The number of parameter RAM slots requested cannot be less than 1
839 840 841 842
	 * and cannot be more than the number of slots minus the number of
	 * channels
	 */
	if (count < 1 || count >
843
		(edma_cc[ctlr]->num_slots - edma_cc[ctlr]->num_channels))
844 845 846 847
		return -EINVAL;

	switch (id) {
	case EDMA_CONT_PARAMS_ANY:
848
		return reserve_contiguous_slots(ctlr, id, count,
849
						 edma_cc[ctlr]->num_channels);
850 851
	case EDMA_CONT_PARAMS_FIXED_EXACT:
	case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
852
		return reserve_contiguous_slots(ctlr, id, count, slot);
853 854 855 856 857 858 859 860
	default:
		return -EINVAL;
	}

}
EXPORT_SYMBOL(edma_alloc_cont_slots);

/**
861 862 863
 * edma_free_cont_slots - deallocate DMA parameter RAM slots
 * @slot: first parameter RAM of a set of parameter RAM slots to be freed
 * @count: the number of contiguous parameter RAM slots to be freed
864 865 866 867
 *
 * This deallocates the parameter RAM slots allocated by
 * edma_alloc_cont_slots.
 * Callers/applications need to keep track of sets of contiguous
868
 * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
869 870 871 872 873 874
 * API.
 * Callers are responsible for ensuring the slots are inactive, and will
 * not be activated.
 */
int edma_free_cont_slots(unsigned slot, int count)
{
875
	unsigned ctlr, slot_to_free;
876 877 878 879 880
	int i;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

881 882
	if (slot < edma_cc[ctlr]->num_channels ||
		slot >= edma_cc[ctlr]->num_slots ||
883 884 885 886 887
		count < 1)
		return -EINVAL;

	for (i = slot; i < slot + count; ++i) {
		ctlr = EDMA_CTLR(i);
888
		slot_to_free = EDMA_CHAN_SLOT(i);
889

890
		memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
891
			&dummy_paramset, PARM_SIZE);
892
		clear_bit(slot_to_free, edma_cc[ctlr]->edma_inuse);
893 894 895 896 897 898
	}

	return 0;
}
EXPORT_SYMBOL(edma_free_cont_slots);

K
Kevin Hilman 已提交
899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
/*-----------------------------------------------------------------------*/

/* Parameter RAM operations (i) -- read/write partial slots */

/**
 * edma_set_src - set initial DMA source address in parameter RAM slot
 * @slot: parameter RAM slot being configured
 * @src_port: physical address of source (memory, controller FIFO, etc)
 * @addressMode: INCR, except in very rare cases
 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
 *	width to use when addressing the fifo (e.g. W8BIT, W32BIT)
 *
 * Note that the source address is modified during the DMA transfer
 * according to edma_set_src_index().
 */
void edma_set_src(unsigned slot, dma_addr_t src_port,
				enum address_mode mode, enum fifo_width width)
{
917 918 919 920 921
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

922
	if (slot < edma_cc[ctlr]->num_slots) {
923
		unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
K
Kevin Hilman 已提交
924 925 926 927 928 929 930 931

		if (mode) {
			/* set SAM and program FWID */
			i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
		} else {
			/* clear SAM */
			i &= ~SAM;
		}
932
		edma_parm_write(ctlr, PARM_OPT, slot, i);
K
Kevin Hilman 已提交
933 934 935

		/* set the source port address
		   in source register of param structure */
936
		edma_parm_write(ctlr, PARM_SRC, slot, src_port);
K
Kevin Hilman 已提交
937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
	}
}
EXPORT_SYMBOL(edma_set_src);

/**
 * edma_set_dest - set initial DMA destination address in parameter RAM slot
 * @slot: parameter RAM slot being configured
 * @dest_port: physical address of destination (memory, controller FIFO, etc)
 * @addressMode: INCR, except in very rare cases
 * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
 *	width to use when addressing the fifo (e.g. W8BIT, W32BIT)
 *
 * Note that the destination address is modified during the DMA transfer
 * according to edma_set_dest_index().
 */
void edma_set_dest(unsigned slot, dma_addr_t dest_port,
				 enum address_mode mode, enum fifo_width width)
{
955 956 957 958 959
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

960
	if (slot < edma_cc[ctlr]->num_slots) {
961
		unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
K
Kevin Hilman 已提交
962 963 964 965 966 967 968 969

		if (mode) {
			/* set DAM and program FWID */
			i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
		} else {
			/* clear DAM */
			i &= ~DAM;
		}
970
		edma_parm_write(ctlr, PARM_OPT, slot, i);
K
Kevin Hilman 已提交
971 972
		/* set the destination port address
		   in dest register of param structure */
973
		edma_parm_write(ctlr, PARM_DST, slot, dest_port);
K
Kevin Hilman 已提交
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
	}
}
EXPORT_SYMBOL(edma_set_dest);

/**
 * edma_get_position - returns the current transfer points
 * @slot: parameter RAM slot being examined
 * @src: pointer to source port position
 * @dst: pointer to destination port position
 *
 * Returns current source and destination addresses for a particular
 * parameter RAM slot.  Its channel should not be active when this is called.
 */
void edma_get_position(unsigned slot, dma_addr_t *src, dma_addr_t *dst)
{
	struct edmacc_param temp;
990 991 992 993
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);
K
Kevin Hilman 已提交
994

995
	edma_read_slot(EDMA_CTLR_CHAN(ctlr, slot), &temp);
K
Kevin Hilman 已提交
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	if (src != NULL)
		*src = temp.src;
	if (dst != NULL)
		*dst = temp.dst;
}
EXPORT_SYMBOL(edma_get_position);

/**
 * edma_set_src_index - configure DMA source address indexing
 * @slot: parameter RAM slot being configured
 * @src_bidx: byte offset between source arrays in a frame
 * @src_cidx: byte offset between source frames in a block
 *
 * Offsets are specified to support either contiguous or discontiguous
 * memory transfers, or repeated access to a hardware register, as needed.
 * When accessing hardware registers, both offsets are normally zero.
 */
void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
{
1015 1016 1017 1018 1019
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1020
	if (slot < edma_cc[ctlr]->num_slots) {
1021
		edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
K
Kevin Hilman 已提交
1022
				0xffff0000, src_bidx);
1023
		edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
K
Kevin Hilman 已提交
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
				0xffff0000, src_cidx);
	}
}
EXPORT_SYMBOL(edma_set_src_index);

/**
 * edma_set_dest_index - configure DMA destination address indexing
 * @slot: parameter RAM slot being configured
 * @dest_bidx: byte offset between destination arrays in a frame
 * @dest_cidx: byte offset between destination frames in a block
 *
 * Offsets are specified to support either contiguous or discontiguous
 * memory transfers, or repeated access to a hardware register, as needed.
 * When accessing hardware registers, both offsets are normally zero.
 */
void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
{
1041 1042 1043 1044 1045
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1046
	if (slot < edma_cc[ctlr]->num_slots) {
1047
		edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
K
Kevin Hilman 已提交
1048
				0x0000ffff, dest_bidx << 16);
1049
		edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
K
Kevin Hilman 已提交
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
				0x0000ffff, dest_cidx << 16);
	}
}
EXPORT_SYMBOL(edma_set_dest_index);

/**
 * edma_set_transfer_params - configure DMA transfer parameters
 * @slot: parameter RAM slot being configured
 * @acnt: how many bytes per array (at least one)
 * @bcnt: how many arrays per frame (at least one)
 * @ccnt: how many frames per block (at least one)
 * @bcnt_rld: used only for A-Synchronized transfers; this specifies
 *	the value to reload into bcnt when it decrements to zero
 * @sync_mode: ASYNC or ABSYNC
 *
 * See the EDMA3 documentation to understand how to configure and link
 * transfers using the fields in PaRAM slots.  If you are not doing it
 * all at once with edma_write_slot(), you will use this routine
 * plus two calls each for source and destination, setting the initial
 * address and saying how to index that address.
 *
 * An example of an A-Synchronized transfer is a serial link using a
 * single word shift register.  In that case, @acnt would be equal to
 * that word size; the serial controller issues a DMA synchronization
 * event to transfer each word, and memory access by the DMA transfer
 * controller will be word-at-a-time.
 *
 * An example of an AB-Synchronized transfer is a device using a FIFO.
 * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
 * The controller with the FIFO issues DMA synchronization events when
 * the FIFO threshold is reached, and the DMA transfer controller will
 * transfer one frame to (or from) the FIFO.  It will probably use
 * efficient burst modes to access memory.
 */
void edma_set_transfer_params(unsigned slot,
		u16 acnt, u16 bcnt, u16 ccnt,
		u16 bcnt_rld, enum sync_dimension sync_mode)
{
1088 1089 1090 1091 1092
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1093
	if (slot < edma_cc[ctlr]->num_slots) {
1094
		edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
K
Kevin Hilman 已提交
1095 1096
				0x0000ffff, bcnt_rld << 16);
		if (sync_mode == ASYNC)
1097
			edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
K
Kevin Hilman 已提交
1098
		else
1099
			edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
K
Kevin Hilman 已提交
1100
		/* Set the acount, bcount, ccount registers */
1101 1102
		edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
		edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
K
Kevin Hilman 已提交
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
	}
}
EXPORT_SYMBOL(edma_set_transfer_params);

/**
 * edma_link - link one parameter RAM slot to another
 * @from: parameter RAM slot originating the link
 * @to: parameter RAM slot which is the link target
 *
 * The originating slot should not be part of any active DMA transfer.
 */
void edma_link(unsigned from, unsigned to)
{
1116 1117 1118 1119 1120 1121 1122
	unsigned ctlr_from, ctlr_to;

	ctlr_from = EDMA_CTLR(from);
	from = EDMA_CHAN_SLOT(from);
	ctlr_to = EDMA_CTLR(to);
	to = EDMA_CHAN_SLOT(to);

1123
	if (from >= edma_cc[ctlr_from]->num_slots)
K
Kevin Hilman 已提交
1124
		return;
1125
	if (to >= edma_cc[ctlr_to]->num_slots)
K
Kevin Hilman 已提交
1126
		return;
1127 1128
	edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
				PARM_OFFSET(to));
K
Kevin Hilman 已提交
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
}
EXPORT_SYMBOL(edma_link);

/**
 * edma_unlink - cut link from one parameter RAM slot
 * @from: parameter RAM slot originating the link
 *
 * The originating slot should not be part of any active DMA transfer.
 * Its link is set to 0xffff.
 */
void edma_unlink(unsigned from)
{
1141 1142 1143 1144 1145
	unsigned ctlr;

	ctlr = EDMA_CTLR(from);
	from = EDMA_CHAN_SLOT(from);

1146
	if (from >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1147
		return;
1148
	edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
K
Kevin Hilman 已提交
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
}
EXPORT_SYMBOL(edma_unlink);

/*-----------------------------------------------------------------------*/

/* Parameter RAM operations (ii) -- read/write whole parameter sets */

/**
 * edma_write_slot - write parameter RAM data for slot
 * @slot: number of parameter RAM slot being modified
 * @param: data to be written into parameter RAM slot
 *
 * Use this to assign all parameters of a transfer at once.  This
 * allows more efficient setup of transfers than issuing multiple
 * calls to set up those parameters in small pieces, and provides
 * complete control over all transfer options.
 */
void edma_write_slot(unsigned slot, const struct edmacc_param *param)
{
1168 1169 1170 1171 1172
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1173
	if (slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1174
		return;
1175 1176
	memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
			PARM_SIZE);
K
Kevin Hilman 已提交
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
}
EXPORT_SYMBOL(edma_write_slot);

/**
 * edma_read_slot - read parameter RAM data from slot
 * @slot: number of parameter RAM slot being copied
 * @param: where to store copy of parameter RAM data
 *
 * Use this to read data from a parameter RAM slot, perhaps to
 * save them as a template for later reuse.
 */
void edma_read_slot(unsigned slot, struct edmacc_param *param)
{
1190 1191 1192 1193 1194
	unsigned ctlr;

	ctlr = EDMA_CTLR(slot);
	slot = EDMA_CHAN_SLOT(slot);

1195
	if (slot >= edma_cc[ctlr]->num_slots)
K
Kevin Hilman 已提交
1196
		return;
1197 1198
	memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
			PARM_SIZE);
K
Kevin Hilman 已提交
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
}
EXPORT_SYMBOL(edma_read_slot);

/*-----------------------------------------------------------------------*/

/* Various EDMA channel control operations */

/**
 * edma_pause - pause dma on a channel
 * @channel: on which edma_start() has been called
 *
 * This temporarily disables EDMA hardware events on the specified channel,
 * preventing them from triggering new transfers on its behalf
 */
void edma_pause(unsigned channel)
{
1215 1216 1217 1218 1219
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1220
	if (channel < edma_cc[ctlr]->num_channels) {
1221
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1222

1223
		edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
K
Kevin Hilman 已提交
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	}
}
EXPORT_SYMBOL(edma_pause);

/**
 * edma_resume - resumes dma on a paused channel
 * @channel: on which edma_pause() has been called
 *
 * This re-enables EDMA hardware events on the specified channel.
 */
void edma_resume(unsigned channel)
{
1236 1237 1238 1239 1240
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1241
	if (channel < edma_cc[ctlr]->num_channels) {
1242
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1243

1244
		edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
K
Kevin Hilman 已提交
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	}
}
EXPORT_SYMBOL(edma_resume);

/**
 * edma_start - start dma on a channel
 * @channel: channel being activated
 *
 * Channels with event associations will be triggered by their hardware
 * events, and channels without such associations will be triggered by
 * software.  (At this writing there is no interface for using software
 * triggers except with channels that don't support hardware triggers.)
 *
 * Returns zero on success, else negative errno.
 */
int edma_start(unsigned channel)
{
1262 1263 1264 1265 1266
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1267
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1268
		int j = channel >> 5;
1269
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1270 1271

		/* EDMA channels without event association */
1272
		if (test_bit(channel, edma_cc[ctlr]->edma_unused)) {
K
Kevin Hilman 已提交
1273
			pr_debug("EDMA: ESR%d %08x\n", j,
1274 1275
				edma_shadow0_read_array(ctlr, SH_ESR, j));
			edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
K
Kevin Hilman 已提交
1276 1277 1278 1279 1280
			return 0;
		}

		/* EDMA channel with event association */
		pr_debug("EDMA: ER%d %08x\n", j,
1281
			edma_shadow0_read_array(ctlr, SH_ER, j));
1282 1283
		/* Clear any pending event or error */
		edma_write_array(ctlr, EDMA_ECR, j, mask);
1284
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1285
		/* Clear any SER */
1286 1287
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
K
Kevin Hilman 已提交
1288
		pr_debug("EDMA: EER%d %08x\n", j,
1289
			edma_shadow0_read_array(ctlr, SH_EER, j));
K
Kevin Hilman 已提交
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
		return 0;
	}

	return -EINVAL;
}
EXPORT_SYMBOL(edma_start);

/**
 * edma_stop - stops dma on the channel passed
 * @channel: channel being deactivated
 *
 * When @lch is a channel, any active transfer is paused and
 * all pending hardware events are cleared.  The current transfer
 * may not be resumed, and the channel's Parameter RAM should be
 * reinitialized before being reused.
 */
void edma_stop(unsigned channel)
{
1308 1309 1310 1311 1312
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1313
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1314
		int j = channel >> 5;
1315
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1316

1317 1318 1319 1320
		edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1321 1322

		pr_debug("EDMA: EER%d %08x\n", j,
1323
				edma_shadow0_read_array(ctlr, SH_EER, j));
K
Kevin Hilman 已提交
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346

		/* REVISIT:  consider guarding against inappropriate event
		 * chaining by overwriting with dummy_paramset.
		 */
	}
}
EXPORT_SYMBOL(edma_stop);

/******************************************************************************
 *
 * It cleans ParamEntry qand bring back EDMA to initial state if media has
 * been removed before EDMA has finished.It is usedful for removable media.
 * Arguments:
 *      ch_no     - channel no
 *
 * Return: zero on success, or corresponding error no on failure
 *
 * FIXME this should not be needed ... edma_stop() should suffice.
 *
 *****************************************************************************/

void edma_clean_channel(unsigned channel)
{
1347 1348 1349 1350 1351
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1352
	if (channel < edma_cc[ctlr]->num_channels) {
K
Kevin Hilman 已提交
1353
		int j = (channel >> 5);
1354
		unsigned int mask = BIT(channel & 0x1f);
K
Kevin Hilman 已提交
1355 1356

		pr_debug("EDMA: EMR%d %08x\n", j,
1357 1358
				edma_read_array(ctlr, EDMA_EMR, j));
		edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
K
Kevin Hilman 已提交
1359
		/* Clear the corresponding EMR bits */
1360
		edma_write_array(ctlr, EDMA_EMCR, j, mask);
K
Kevin Hilman 已提交
1361
		/* Clear any SER */
1362
		edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
1363
		edma_write(ctlr, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
K
Kevin Hilman 已提交
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	}
}
EXPORT_SYMBOL(edma_clean_channel);

/*
 * edma_clear_event - clear an outstanding event on the DMA channel
 * Arguments:
 *	channel - channel number
 */
void edma_clear_event(unsigned channel)
{
1375 1376 1377 1378 1379
	unsigned ctlr;

	ctlr = EDMA_CTLR(channel);
	channel = EDMA_CHAN_SLOT(channel);

1380
	if (channel >= edma_cc[ctlr]->num_channels)
K
Kevin Hilman 已提交
1381 1382
		return;
	if (channel < 32)
1383
		edma_write(ctlr, EDMA_ECR, BIT(channel));
K
Kevin Hilman 已提交
1384
	else
1385
		edma_write(ctlr, EDMA_ECRH, BIT(channel - 32));
K
Kevin Hilman 已提交
1386 1387 1388 1389 1390 1391 1392
}
EXPORT_SYMBOL(edma_clear_event);

/*-----------------------------------------------------------------------*/

static int __init edma_probe(struct platform_device *pdev)
{
1393
	struct edma_soc_info	**info = pdev->dev.platform_data;
1394 1395
	const s8		(*queue_priority_mapping)[2];
	const s8		(*queue_tc_mapping)[2];
1396
	int			i, j, off, ln, found = 0;
1397
	int			status = -1;
1398 1399
	const s16		(*rsv_chans)[2];
	const s16		(*rsv_slots)[2];
1400 1401 1402 1403 1404 1405
	int			irq[EDMA_MAX_CC] = {0, 0};
	int			err_irq[EDMA_MAX_CC] = {0, 0};
	struct resource		*r[EDMA_MAX_CC] = {NULL};
	resource_size_t		len[EDMA_MAX_CC];
	char			res_name[10];
	char			irq_name[10];
K
Kevin Hilman 已提交
1406 1407 1408 1409

	if (!info)
		return -ENODEV;

1410 1411 1412 1413
	for (j = 0; j < EDMA_MAX_CC; j++) {
		sprintf(res_name, "edma_cc%d", j);
		r[j] = platform_get_resource_byname(pdev, IORESOURCE_MEM,
						res_name);
1414
		if (!r[j] || !info[j]) {
1415 1416 1417 1418
			if (found)
				break;
			else
				return -ENODEV;
1419
		} else {
1420
			found = 1;
1421
		}
1422 1423 1424 1425 1426 1427 1428 1429 1430

		len[j] = resource_size(r[j]);

		r[j] = request_mem_region(r[j]->start, len[j],
			dev_name(&pdev->dev));
		if (!r[j]) {
			status = -EBUSY;
			goto fail1;
		}
K
Kevin Hilman 已提交
1431

1432 1433 1434 1435 1436
		edmacc_regs_base[j] = ioremap(r[j]->start, len[j]);
		if (!edmacc_regs_base[j]) {
			status = -EBUSY;
			goto fail1;
		}
K
Kevin Hilman 已提交
1437

T
Thomas Meyer 已提交
1438
		edma_cc[j] = kzalloc(sizeof(struct edma), GFP_KERNEL);
1439
		if (!edma_cc[j]) {
1440 1441 1442 1443
			status = -ENOMEM;
			goto fail1;
		}

1444
		edma_cc[j]->num_channels = min_t(unsigned, info[j]->n_channel,
1445
							EDMA_MAX_DMACH);
1446
		edma_cc[j]->num_slots = min_t(unsigned, info[j]->n_slot,
1447
							EDMA_MAX_PARAMENTRY);
1448 1449
		edma_cc[j]->num_cc = min_t(unsigned, info[j]->n_cc,
							EDMA_MAX_CC);
1450

1451
		edma_cc[j]->default_queue = info[j]->default_queue;
1452

1453 1454 1455
		dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
			edmacc_regs_base[j]);

1456
		for (i = 0; i < edma_cc[j]->num_slots; i++)
1457 1458 1459
			memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
					&dummy_paramset, PARM_SIZE);

1460
		/* Mark all channels as unused */
1461 1462
		memset(edma_cc[j]->edma_unused, 0xff,
			sizeof(edma_cc[j]->edma_unused));
K
Kevin Hilman 已提交
1463

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
		if (info[j]->rsv) {

			/* Clear the reserved channels in unused list */
			rsv_chans = info[j]->rsv->rsv_chans;
			if (rsv_chans) {
				for (i = 0; rsv_chans[i][0] != -1; i++) {
					off = rsv_chans[i][0];
					ln = rsv_chans[i][1];
					clear_bits(off, ln,
						edma_cc[j]->edma_unused);
				}
			}

			/* Set the reserved slots in inuse list */
			rsv_slots = info[j]->rsv->rsv_slots;
			if (rsv_slots) {
				for (i = 0; rsv_slots[i][0] != -1; i++) {
					off = rsv_slots[i][0];
					ln = rsv_slots[i][1];
					set_bits(off, ln,
						edma_cc[j]->edma_inuse);
				}
			}
		}

1489 1490
		sprintf(irq_name, "edma%d", j);
		irq[j] = platform_get_irq_byname(pdev, irq_name);
1491
		edma_cc[j]->irq_res_start = irq[j];
1492 1493 1494 1495 1496 1497 1498
		status = request_irq(irq[j], dma_irq_handler, 0, "edma",
					&pdev->dev);
		if (status < 0) {
			dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
				irq[j], status);
			goto fail;
		}
K
Kevin Hilman 已提交
1499

1500 1501
		sprintf(irq_name, "edma%d_err", j);
		err_irq[j] = platform_get_irq_byname(pdev, irq_name);
1502
		edma_cc[j]->irq_res_end = err_irq[j];
1503 1504 1505 1506 1507 1508 1509
		status = request_irq(err_irq[j], dma_ccerr_handler, 0,
					"edma_error", &pdev->dev);
		if (status < 0) {
			dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
				err_irq[j], status);
			goto fail;
		}
K
Kevin Hilman 已提交
1510

1511 1512 1513 1514
		/* Everything lives on transfer controller 1 until otherwise
		 * specified. This way, long transfers on the low priority queue
		 * started by the codec engine will not cause audio defects.
		 */
1515
		for (i = 0; i < edma_cc[j]->num_channels; i++)
1516
			map_dmach_queue(j, i, EVENTQ_1);
K
Kevin Hilman 已提交
1517

1518 1519
		queue_tc_mapping = info[j]->queue_tc_mapping;
		queue_priority_mapping = info[j]->queue_priority_mapping;
K
Kevin Hilman 已提交
1520

1521 1522 1523 1524
		/* Event queue to TC mapping */
		for (i = 0; queue_tc_mapping[i][0] != -1; i++)
			map_queue_tc(j, queue_tc_mapping[i][0],
					queue_tc_mapping[i][1]);
K
Kevin Hilman 已提交
1525

1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
		/* Event queue priority mapping */
		for (i = 0; queue_priority_mapping[i][0] != -1; i++)
			assign_priority_to_queue(j,
						queue_priority_mapping[i][0],
						queue_priority_mapping[i][1]);

		/* Map the channel to param entry if channel mapping logic
		 * exist
		 */
		if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
			map_dmach_param(j);
K
Kevin Hilman 已提交
1537

1538
		for (i = 0; i < info[j]->n_region; i++) {
1539 1540 1541 1542
			edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
			edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
			edma_write_array(j, EDMA_QRAE, i, 0x0);
		}
1543
		arch_num_cc++;
K
Kevin Hilman 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	}

	if (tc_errs_handled) {
		status = request_irq(IRQ_TCERRINT0, dma_tc0err_handler, 0,
					"edma_tc0", &pdev->dev);
		if (status < 0) {
			dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
				IRQ_TCERRINT0, status);
			return status;
		}
		status = request_irq(IRQ_TCERRINT, dma_tc1err_handler, 0,
					"edma_tc1", &pdev->dev);
		if (status < 0) {
			dev_dbg(&pdev->dev, "request_irq %d --> %d\n",
				IRQ_TCERRINT, status);
			return status;
		}
	}

	return 0;

fail:
1566 1567 1568 1569 1570 1571
	for (i = 0; i < EDMA_MAX_CC; i++) {
		if (err_irq[i])
			free_irq(err_irq[i], &pdev->dev);
		if (irq[i])
			free_irq(irq[i], &pdev->dev);
	}
K
Kevin Hilman 已提交
1572
fail1:
1573 1574 1575 1576 1577
	for (i = 0; i < EDMA_MAX_CC; i++) {
		if (r[i])
			release_mem_region(r[i]->start, len[i]);
		if (edmacc_regs_base[i])
			iounmap(edmacc_regs_base[i]);
1578
		kfree(edma_cc[i]);
1579
	}
K
Kevin Hilman 已提交
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	return status;
}


static struct platform_driver edma_driver = {
	.driver.name	= "edma",
};

static int __init edma_init(void)
{
	return platform_driver_probe(&edma_driver, edma_probe);
}
arch_initcall(edma_init);