sunxi.c 4.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Device Tree support for Allwinner A1X SoCs
 *
 * Copyright (C) 2012 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

13 14
#include <linux/clk-provider.h>
#include <linux/clocksource.h>
15
#include <linux/delay.h>
16 17
#include <linux/kernel.h>
#include <linux/init.h>
18
#include <linux/of_address.h>
19 20 21
#include <linux/of_irq.h>
#include <linux/of_platform.h>
#include <linux/io.h>
22
#include <linux/reboot.h>
23 24 25

#include <asm/mach/arch.h>
#include <asm/mach/map.h>
26
#include <asm/system_misc.h>
27

28 29
#include "common.h"

30
#define SUN4I_WATCHDOG_CTRL_REG		0x00
31
#define SUN4I_WATCHDOG_CTRL_RESTART		BIT(0)
32
#define SUN4I_WATCHDOG_MODE_REG		0x04
33 34 35 36 37 38 39 40 41 42 43
#define SUN4I_WATCHDOG_MODE_ENABLE		BIT(0)
#define SUN4I_WATCHDOG_MODE_RESET_ENABLE	BIT(1)

#define SUN6I_WATCHDOG1_IRQ_REG		0x00
#define SUN6I_WATCHDOG1_CTRL_REG	0x10
#define SUN6I_WATCHDOG1_CTRL_RESTART		BIT(0)
#define SUN6I_WATCHDOG1_CONFIG_REG	0x14
#define SUN6I_WATCHDOG1_CONFIG_RESTART		BIT(0)
#define SUN6I_WATCHDOG1_CONFIG_IRQ		BIT(1)
#define SUN6I_WATCHDOG1_MODE_REG	0x18
#define SUN6I_WATCHDOG1_MODE_ENABLE		BIT(0)
44 45 46

static void __iomem *wdt_base;

47
static void sun4i_restart(enum reboot_mode mode, const char *cmd)
48 49 50 51 52
{
	if (!wdt_base)
		return;

	/* Enable timer and set reset bit in the watchdog */
53 54
	writel(SUN4I_WATCHDOG_MODE_ENABLE | SUN4I_WATCHDOG_MODE_RESET_ENABLE,
	       wdt_base + SUN4I_WATCHDOG_MODE_REG);
55 56 57 58 59

	/*
	 * Restart the watchdog. The default (and lowest) interval
	 * value for the watchdog is 0.5s.
	 */
60
	writel(SUN4I_WATCHDOG_CTRL_RESTART, wdt_base + SUN4I_WATCHDOG_CTRL_REG);
61 62

	while (1) {
63
		mdelay(5);
64 65
		writel(SUN4I_WATCHDOG_MODE_ENABLE | SUN4I_WATCHDOG_MODE_RESET_ENABLE,
		       wdt_base + SUN4I_WATCHDOG_MODE_REG);
66 67 68
	}
}

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
static void sun6i_restart(enum reboot_mode mode, const char *cmd)
{
	if (!wdt_base)
		return;

	/* Disable interrupts */
	writel(0, wdt_base + SUN6I_WATCHDOG1_IRQ_REG);

	/* We want to disable the IRQ and just reset the whole system */
	writel(SUN6I_WATCHDOG1_CONFIG_RESTART,
		wdt_base + SUN6I_WATCHDOG1_CONFIG_REG);

	/* Enable timer. The default and lowest interval value is 0.5s */
	writel(SUN6I_WATCHDOG1_MODE_ENABLE,
		wdt_base + SUN6I_WATCHDOG1_MODE_REG);

	/* Restart the watchdog. */
	writel(SUN6I_WATCHDOG1_CTRL_RESTART,
		wdt_base + SUN6I_WATCHDOG1_CTRL_REG);

	while (1) {
		mdelay(5);
		writel(SUN6I_WATCHDOG1_MODE_ENABLE,
			wdt_base + SUN6I_WATCHDOG1_MODE_REG);
	}
}

96
static struct of_device_id sunxi_restart_ids[] = {
97 98
	{ .compatible = "allwinner,sun4i-a10-wdt" },
	{ .compatible = "allwinner,sun6i-a31-wdt" },
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
	{ /*sentinel*/ }
};

static void sunxi_setup_restart(void)
{
	struct device_node *np;

	np = of_find_matching_node(NULL, sunxi_restart_ids);
	if (WARN(!np, "unable to setup watchdog restart"))
		return;

	wdt_base = of_iomap(np, 0);
	WARN(!wdt_base, "failed to map watchdog base address");
}

114 115
static void __init sunxi_dt_init(void)
{
116 117
	sunxi_setup_restart();

118 119 120 121
	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
}

static const char * const sunxi_board_dt_compat[] = {
122
	"allwinner,sun4i-a10",
123
	"allwinner,sun5i-a10s",
124
	"allwinner,sun5i-a13",
125 126 127 128 129 130
	NULL,
};

DT_MACHINE_START(SUNXI_DT, "Allwinner A1X (Device Tree)")
	.init_machine	= sunxi_dt_init,
	.dt_compat	= sunxi_board_dt_compat,
131
	.restart	= sun4i_restart,
132
MACHINE_END
133 134 135 136 137 138

static const char * const sun6i_board_dt_compat[] = {
	"allwinner,sun6i-a31",
	NULL,
};

139 140 141 142 143 144 145 146
extern void __init sun6i_reset_init(void);
static void __init sun6i_timer_init(void)
{
	of_clk_init(NULL);
	sun6i_reset_init();
	clocksource_of_init();
}

147 148
DT_MACHINE_START(SUN6I_DT, "Allwinner sun6i (A31) Family")
	.init_machine	= sunxi_dt_init,
149
	.init_time	= sun6i_timer_init,
150
	.dt_compat	= sun6i_board_dt_compat,
151
	.restart	= sun6i_restart,
152
	.smp		= smp_ops(sun6i_smp_ops),
153 154 155 156 157 158 159 160 161 162
MACHINE_END

static const char * const sun7i_board_dt_compat[] = {
	"allwinner,sun7i-a20",
	NULL,
};

DT_MACHINE_START(SUN7I_DT, "Allwinner sun7i (A20) Family")
	.init_machine	= sunxi_dt_init,
	.dt_compat	= sun7i_board_dt_compat,
163
	.restart	= sun4i_restart,
164
MACHINE_END