imx53.dtsi 19.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright 2011 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include "skeleton.dtsi"
14
#include "imx53-pinfunc.h"
15 16 17

/ {
	aliases {
18 19 20 21 22
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
S
Shawn Guo 已提交
23 24 25 26 27 28 29
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
		gpio4 = &gpio5;
		gpio5 = &gpio6;
		gpio6 = &gpio7;
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
	};

	tzic: tz-interrupt-controller@0fffc000 {
		compatible = "fsl,imx53-tzic", "fsl,tzic";
		interrupt-controller;
		#interrupt-cells = <1>;
		reg = <0x0fffc000 0x4000>;
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		ckil {
			compatible = "fsl,imx-ckil", "fixed-clock";
			clock-frequency = <32768>;
		};

		ckih1 {
			compatible = "fsl,imx-ckih1", "fixed-clock";
			clock-frequency = <22579200>;
		};

		ckih2 {
			compatible = "fsl,imx-ckih2", "fixed-clock";
			clock-frequency = <0>;
		};

		osc {
			compatible = "fsl,imx-osc", "fixed-clock";
			clock-frequency = <24000000>;
		};
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
		interrupt-parent = <&tzic>;
		ranges;

S
Sascha Hauer 已提交
71 72 73 74 75
		ipu: ipu@18000000 {
			#crtc-cells = <1>;
			compatible = "fsl,imx53-ipu";
			reg = <0x18000000 0x080000000>;
			interrupts = <11 10>;
76 77
			clocks = <&clks 59>, <&clks 110>, <&clks 61>;
			clock-names = "bus", "di0", "di1";
78
			resets = <&src 2>;
S
Sascha Hauer 已提交
79 80
		};

81 82 83 84 85 86 87 88 89 90 91 92 93 94
		aips@50000000 { /* AIPS1 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x50000000 0x10000000>;
			ranges;

			spba@50000000 {
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x50000000 0x40000>;
				ranges;

95
				esdhc1: esdhc@50004000 {
96 97 98
					compatible = "fsl,imx53-esdhc";
					reg = <0x50004000 0x4000>;
					interrupts = <1>;
99 100
					clocks = <&clks 44>, <&clks 0>, <&clks 71>;
					clock-names = "ipg", "ahb", "per";
101
					bus-width = <4>;
102 103 104
					status = "disabled";
				};

105
				esdhc2: esdhc@50008000 {
106 107 108
					compatible = "fsl,imx53-esdhc";
					reg = <0x50008000 0x4000>;
					interrupts = <2>;
109 110
					clocks = <&clks 45>, <&clks 0>, <&clks 72>;
					clock-names = "ipg", "ahb", "per";
111
					bus-width = <4>;
112 113 114
					status = "disabled";
				};

115
				uart3: serial@5000c000 {
116 117 118
					compatible = "fsl,imx53-uart", "fsl,imx21-uart";
					reg = <0x5000c000 0x4000>;
					interrupts = <33>;
119 120
					clocks = <&clks 32>, <&clks 33>;
					clock-names = "ipg", "per";
121 122 123
					status = "disabled";
				};

124
				ecspi1: ecspi@50010000 {
125 126 127 128 129
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
					reg = <0x50010000 0x4000>;
					interrupts = <36>;
130 131
					clocks = <&clks 51>, <&clks 52>;
					clock-names = "ipg", "per";
132 133 134
					status = "disabled";
				};

135 136 137 138
				ssi2: ssi@50014000 {
					compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
					reg = <0x50014000 0x4000>;
					interrupts = <30>;
139
					clocks = <&clks 49>;
140 141 142 143 144
					fsl,fifo-depth = <15>;
					fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
					status = "disabled";
				};

145
				esdhc3: esdhc@50020000 {
146 147 148
					compatible = "fsl,imx53-esdhc";
					reg = <0x50020000 0x4000>;
					interrupts = <3>;
149 150
					clocks = <&clks 46>, <&clks 0>, <&clks 73>;
					clock-names = "ipg", "ahb", "per";
151
					bus-width = <4>;
152 153 154
					status = "disabled";
				};

155
				esdhc4: esdhc@50024000 {
156 157 158
					compatible = "fsl,imx53-esdhc";
					reg = <0x50024000 0x4000>;
					interrupts = <4>;
159 160
					clocks = <&clks 47>, <&clks 0>, <&clks 74>;
					clock-names = "ipg", "ahb", "per";
161
					bus-width = <4>;
162 163 164 165
					status = "disabled";
				};
			};

166
			usbotg: usb@53f80000 {
167 168 169 170 171 172
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80000 0x0200>;
				interrupts = <18>;
				status = "disabled";
			};

173
			usbh1: usb@53f80200 {
174 175 176 177 178 179
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80200 0x0200>;
				interrupts = <14>;
				status = "disabled";
			};

180
			usbh2: usb@53f80400 {
181 182 183 184 185 186
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80400 0x0200>;
				interrupts = <16>;
				status = "disabled";
			};

187
			usbh3: usb@53f80600 {
188 189 190 191 192 193
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80600 0x0200>;
				interrupts = <17>;
				status = "disabled";
			};

194
			gpio1: gpio@53f84000 {
195
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
196 197 198 199 200
				reg = <0x53f84000 0x4000>;
				interrupts = <50 51>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
201
				#interrupt-cells = <2>;
202 203
			};

204
			gpio2: gpio@53f88000 {
205
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
206 207 208 209 210
				reg = <0x53f88000 0x4000>;
				interrupts = <52 53>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
211
				#interrupt-cells = <2>;
212 213
			};

214
			gpio3: gpio@53f8c000 {
215
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
216 217 218 219 220
				reg = <0x53f8c000 0x4000>;
				interrupts = <54 55>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
221
				#interrupt-cells = <2>;
222 223
			};

224
			gpio4: gpio@53f90000 {
225
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
226 227 228 229 230
				reg = <0x53f90000 0x4000>;
				interrupts = <56 57>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
231
				#interrupt-cells = <2>;
232 233
			};

234
			wdog1: wdog@53f98000 {
235 236 237
				compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
				reg = <0x53f98000 0x4000>;
				interrupts = <58>;
238
				clocks = <&clks 0>;
239 240
			};

241
			wdog2: wdog@53f9c000 {
242 243 244
				compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
				reg = <0x53f9c000 0x4000>;
				interrupts = <59>;
245
				clocks = <&clks 0>;
246 247 248
				status = "disabled";
			};

249 250 251 252 253 254 255 256
			gpt: timer@53fa0000 {
				compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
				reg = <0x53fa0000 0x4000>;
				interrupts = <39>;
				clocks = <&clks 36>, <&clks 41>;
				clock-names = "ipg", "per";
			};

257
			iomuxc: iomuxc@53fa8000 {
258 259 260 261 262 263
				compatible = "fsl,imx53-iomuxc";
				reg = <0x53fa8000 0x4000>;

				audmux {
					pinctrl_audmux_1: audmuxgrp-1 {
						fsl,pins = <
264 265 266 267
							MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC  0x80000000
							MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD  0x80000000
							MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
							MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD  0x80000000
268 269 270 271 272 273 274
						>;
					};
				};

				fec {
					pinctrl_fec_1: fecgrp-1 {
						fsl,pins = <
275 276 277 278 279 280 281 282 283 284
							MX53_PAD_FEC_MDC__FEC_MDC	 0x80000000
							MX53_PAD_FEC_MDIO__FEC_MDIO	 0x80000000
							MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
							MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000
							MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000
							MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000
							MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000
							MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000
							MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000
							MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000
285 286 287 288
						>;
					};
				};

289 290 291
				csi {
					pinctrl_csi_1: csigrp-1 {
						fsl,pins = <
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
							MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
							MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC     0x1d5
							MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC      0x1d5
							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
							MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19      0x1d5
							MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18      0x1d5
							MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17      0x1d5
							MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16      0x1d5
							MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15      0x1d5
							MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14      0x1d5
							MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13      0x1d5
							MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12      0x1d5
							MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11      0x1d5
							MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10      0x1d5
							MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9	0x1d5
							MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8	0x1d5
							MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7	0x1d5
							MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6	0x1d5
							MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5	0x1d5
							MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4	0x1d5
							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
313 314 315 316 317 318 319
						>;
					};
				};

				cspi {
					pinctrl_cspi_1: cspigrp-1 {
						fsl,pins = <
320 321 322
							MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
							MX53_PAD_SD1_CMD__CSPI_MOSI   0x1d5
							MX53_PAD_SD1_CLK__CSPI_SCLK   0x1d5
323 324 325 326
						>;
					};
				};

327 328 329
				ecspi1 {
					pinctrl_ecspi1_1: ecspi1grp-1 {
						fsl,pins = <
330 331 332
							MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
							MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
							MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
333 334 335 336
						>;
					};
				};

337 338 339
				esdhc1 {
					pinctrl_esdhc1_1: esdhc1grp-1 {
						fsl,pins = <
340 341 342 343 344 345
							MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
							MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
							MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
							MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
							MX53_PAD_SD1_CMD__ESDHC1_CMD	0x1d5
							MX53_PAD_SD1_CLK__ESDHC1_CLK	0x1d5
346 347
						>;
					};
348 349 350

					pinctrl_esdhc1_2: esdhc1grp-2 {
						fsl,pins = <
351 352 353 354 355 356 357 358 359 360
							MX53_PAD_SD1_DATA0__ESDHC1_DAT0   0x1d5
							MX53_PAD_SD1_DATA1__ESDHC1_DAT1   0x1d5
							MX53_PAD_SD1_DATA2__ESDHC1_DAT2   0x1d5
							MX53_PAD_SD1_DATA3__ESDHC1_DAT3   0x1d5
							MX53_PAD_PATA_DATA8__ESDHC1_DAT4  0x1d5
							MX53_PAD_PATA_DATA9__ESDHC1_DAT5  0x1d5
							MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
							MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
							MX53_PAD_SD1_CMD__ESDHC1_CMD	  0x1d5
							MX53_PAD_SD1_CLK__ESDHC1_CLK	  0x1d5
361 362
						>;
					};
363 364
				};

365 366 367
				esdhc2 {
					pinctrl_esdhc2_1: esdhc2grp-1 {
						fsl,pins = <
368 369 370 371 372 373
							MX53_PAD_SD2_CMD__ESDHC2_CMD	0x1d5
							MX53_PAD_SD2_CLK__ESDHC2_CLK	0x1d5
							MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
							MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
							MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
							MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
374 375 376 377
						>;
					};
				};

378 379 380
				esdhc3 {
					pinctrl_esdhc3_1: esdhc3grp-1 {
						fsl,pins = <
381 382 383 384 385 386 387 388 389 390
							MX53_PAD_PATA_DATA8__ESDHC3_DAT0  0x1d5
							MX53_PAD_PATA_DATA9__ESDHC3_DAT1  0x1d5
							MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
							MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
							MX53_PAD_PATA_DATA0__ESDHC3_DAT4  0x1d5
							MX53_PAD_PATA_DATA1__ESDHC3_DAT5  0x1d5
							MX53_PAD_PATA_DATA2__ESDHC3_DAT6  0x1d5
							MX53_PAD_PATA_DATA3__ESDHC3_DAT7  0x1d5
							MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
							MX53_PAD_PATA_IORDY__ESDHC3_CLK   0x1d5
391 392 393 394
						>;
					};
				};

R
Roland Stigge 已提交
395 396 397
				can1 {
					pinctrl_can1_1: can1grp-1 {
						fsl,pins = <
398 399
							MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
							MX53_PAD_PATA_DIOR__CAN1_RXCAN  0x80000000
R
Roland Stigge 已提交
400 401
						>;
					};
402 403 404

					pinctrl_can1_2: can1grp-2 {
						fsl,pins = <
405 406
							MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
							MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
407 408
						>;
					};
R
Roland Stigge 已提交
409 410 411 412 413
				};

				can2 {
					pinctrl_can2_1: can2grp-1 {
						fsl,pins = <
414 415
							MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
							MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
R
Roland Stigge 已提交
416 417 418 419
						>;
					};
				};

420 421 422
				i2c1 {
					pinctrl_i2c1_1: i2c1grp-1 {
						fsl,pins = <
423 424
							MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
							MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
425 426 427 428 429 430 431
						>;
					};
				};

				i2c2 {
					pinctrl_i2c2_1: i2c2grp-1 {
						fsl,pins = <
432 433
							MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
							MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
434 435 436 437
						>;
					};
				};

R
Roland Stigge 已提交
438 439 440
				i2c3 {
					pinctrl_i2c3_1: i2c3grp-1 {
						fsl,pins = <
441 442
							MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
							MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
R
Roland Stigge 已提交
443 444 445 446
						>;
					};
				};

447 448 449
				owire {
					pinctrl_owire_1: owiregrp-1 {
						fsl,pins = <
450
							MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
451 452 453 454
						>;
					};
				};

455 456 457
				uart1 {
					pinctrl_uart1_1: uart1grp-1 {
						fsl,pins = <
458 459
							MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5
							MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5
460 461
						>;
					};
462 463 464

					pinctrl_uart1_2: uart1grp-2 {
						fsl,pins = <
465 466
							MX53_PAD_PATA_DIOW__UART1_TXD_MUX  0x1c5
							MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5
467 468
						>;
					};
469
				};
470 471 472 473

				uart2 {
					pinctrl_uart2_1: uart2grp-1 {
						fsl,pins = <
474 475
							MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
							MX53_PAD_PATA_DMARQ__UART2_TXD_MUX     0x1c5
476 477 478 479 480 481 482
						>;
					};
				};

				uart3 {
					pinctrl_uart3_1: uart3grp-1 {
						fsl,pins = <
483 484 485 486
							MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
							MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
							MX53_PAD_PATA_DA_1__UART3_CTS	  0x1c5
							MX53_PAD_PATA_DA_2__UART3_RTS	  0x1c5
487 488
						>;
					};
489 490 491

					pinctrl_uart3_2: uart3grp-2 {
						fsl,pins = <
492 493
							MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
							MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
494 495 496
						>;
					};

497
				};
R
Roland Stigge 已提交
498 499 500 501

				uart4 {
					pinctrl_uart4_1: uart4grp-1 {
						fsl,pins = <
502 503
							MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5
							MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5
R
Roland Stigge 已提交
504 505 506 507 508 509 510
						>;
					};
				};

				uart5 {
					pinctrl_uart5_1: uart5grp-1 {
						fsl,pins = <
511 512
							MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5
							MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5
R
Roland Stigge 已提交
513 514 515 516
						>;
					};
				};

517 518
			};

519 520 521 522 523
			gpr: iomuxc-gpr@53fa8000 {
				compatible = "fsl,imx53-iomuxc-gpr", "syscon";
				reg = <0x53fa8000 0xc>;
			};

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
			ldb: ldb@53fa8008 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-ldb";
				reg = <0x53fa8008 0x4>;
				gpr = <&gpr>;
				clocks = <&clks 122>, <&clks 120>,
					 <&clks 115>, <&clks 116>,
					 <&clks 123>, <&clks 85>;
				clock-names = "di0_pll", "di1_pll",
					      "di0_sel", "di1_sel",
					      "di0", "di1";
				status = "disabled";

				lvds-channel@0 {
					reg = <0>;
					crtcs = <&ipu 0>;
					status = "disabled";
				};

				lvds-channel@1 {
					reg = <1>;
					crtcs = <&ipu 1>;
					status = "disabled";
				};
			};

S
Sascha Hauer 已提交
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
			pwm1: pwm@53fb4000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
				reg = <0x53fb4000 0x4000>;
				clocks = <&clks 37>, <&clks 38>;
				clock-names = "ipg", "per";
				interrupts = <61>;
			};

			pwm2: pwm@53fb8000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
				reg = <0x53fb8000 0x4000>;
				clocks = <&clks 39>, <&clks 40>;
				clock-names = "ipg", "per";
				interrupts = <94>;
			};

569
			uart1: serial@53fbc000 {
570 571 572
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53fbc000 0x4000>;
				interrupts = <31>;
573 574
				clocks = <&clks 28>, <&clks 29>;
				clock-names = "ipg", "per";
575 576 577
				status = "disabled";
			};

578
			uart2: serial@53fc0000 {
579 580 581
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53fc0000 0x4000>;
				interrupts = <32>;
582 583
				clocks = <&clks 30>, <&clks 31>;
				clock-names = "ipg", "per";
584 585 586
				status = "disabled";
			};

587 588 589 590
			can1: can@53fc8000 {
				compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
				reg = <0x53fc8000 0x4000>;
				interrupts = <82>;
591 592
				clocks = <&clks 158>, <&clks 157>;
				clock-names = "ipg", "per";
593 594 595 596 597 598 599
				status = "disabled";
			};

			can2: can@53fcc000 {
				compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
				reg = <0x53fcc000 0x4000>;
				interrupts = <83>;
M
Marek Vasut 已提交
600
				clocks = <&clks 87>, <&clks 86>;
601
				clock-names = "ipg", "per";
602 603 604
				status = "disabled";
			};

605 606 607 608 609 610
			src: src@53fd0000 {
				compatible = "fsl,imx53-src", "fsl,imx51-src";
				reg = <0x53fd0000 0x4000>;
				#reset-cells = <1>;
			};

611 612 613 614 615 616 617
			clks: ccm@53fd4000{
				compatible = "fsl,imx53-ccm";
				reg = <0x53fd4000 0x4000>;
				interrupts = <0 71 0x04 0 72 0x04>;
				#clock-cells = <1>;
			};

618
			gpio5: gpio@53fdc000 {
619
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
620 621 622 623 624
				reg = <0x53fdc000 0x4000>;
				interrupts = <103 104>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
625
				#interrupt-cells = <2>;
626 627
			};

628
			gpio6: gpio@53fe0000 {
629
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
630 631 632 633 634
				reg = <0x53fe0000 0x4000>;
				interrupts = <105 106>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
635
				#interrupt-cells = <2>;
636 637
			};

638
			gpio7: gpio@53fe4000 {
639
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
640 641 642 643 644
				reg = <0x53fe4000 0x4000>;
				interrupts = <107 108>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
645
				#interrupt-cells = <2>;
646 647
			};

648
			i2c3: i2c@53fec000 {
649 650
				#address-cells = <1>;
				#size-cells = <0>;
651
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
652 653
				reg = <0x53fec000 0x4000>;
				interrupts = <64>;
654
				clocks = <&clks 88>;
655 656 657
				status = "disabled";
			};

658
			uart4: serial@53ff0000 {
659 660 661
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53ff0000 0x4000>;
				interrupts = <13>;
662 663
				clocks = <&clks 65>, <&clks 66>;
				clock-names = "ipg", "per";
664 665 666 667 668 669 670 671 672 673 674
				status = "disabled";
			};
		};

		aips@60000000 {	/* AIPS2 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x60000000 0x10000000>;
			ranges;

675
			uart5: serial@63f90000 {
676 677 678
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x63f90000 0x4000>;
				interrupts = <86>;
679 680
				clocks = <&clks 67>, <&clks 68>;
				clock-names = "ipg", "per";
681 682 683
				status = "disabled";
			};

684 685 686 687 688 689 690
			owire: owire@63fa4000 {
				compatible = "fsl,imx53-owire", "fsl,imx21-owire";
				reg = <0x63fa4000 0x4000>;
				clocks = <&clks 159>;
				status = "disabled";
			};

691
			ecspi2: ecspi@63fac000 {
692 693 694 695 696
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
				reg = <0x63fac000 0x4000>;
				interrupts = <37>;
697 698
				clocks = <&clks 53>, <&clks 54>;
				clock-names = "ipg", "per";
699 700 701
				status = "disabled";
			};

702
			sdma: sdma@63fb0000 {
703 704 705
				compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
				reg = <0x63fb0000 0x4000>;
				interrupts = <6>;
706 707
				clocks = <&clks 56>, <&clks 56>;
				clock-names = "ipg", "ahb";
708
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
709 710
			};

711
			cspi: cspi@63fc0000 {
712 713 714 715 716
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
				reg = <0x63fc0000 0x4000>;
				interrupts = <38>;
717 718
				clocks = <&clks 55>, <&clks 0>;
				clock-names = "ipg", "per";
719 720 721
				status = "disabled";
			};

722
			i2c2: i2c@63fc4000 {
723 724
				#address-cells = <1>;
				#size-cells = <0>;
725
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
726 727
				reg = <0x63fc4000 0x4000>;
				interrupts = <63>;
728
				clocks = <&clks 35>;
729 730 731
				status = "disabled";
			};

732
			i2c1: i2c@63fc8000 {
733 734
				#address-cells = <1>;
				#size-cells = <0>;
735
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
736 737
				reg = <0x63fc8000 0x4000>;
				interrupts = <62>;
738
				clocks = <&clks 34>;
739 740 741
				status = "disabled";
			};

742 743 744 745
			ssi1: ssi@63fcc000 {
				compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
				reg = <0x63fcc000 0x4000>;
				interrupts = <29>;
746
				clocks = <&clks 48>;
747 748 749 750 751
				fsl,fifo-depth = <15>;
				fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
				status = "disabled";
			};

752
			audmux: audmux@63fd0000 {
753 754 755 756 757
				compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
				reg = <0x63fd0000 0x4000>;
				status = "disabled";
			};

758
			nfc: nand@63fdb000 {
759 760 761
				compatible = "fsl,imx53-nand";
				reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
				interrupts = <8>;
762
				clocks = <&clks 60>;
763 764 765
				status = "disabled";
			};

766 767 768 769
			ssi3: ssi@63fe8000 {
				compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
				reg = <0x63fe8000 0x4000>;
				interrupts = <96>;
770
				clocks = <&clks 50>;
771 772 773 774 775
				fsl,fifo-depth = <15>;
				fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
				status = "disabled";
			};

776
			fec: ethernet@63fec000 {
777 778 779
				compatible = "fsl,imx53-fec", "fsl,imx25-fec";
				reg = <0x63fec000 0x4000>;
				interrupts = <87>;
780 781
				clocks = <&clks 42>, <&clks 42>, <&clks 42>;
				clock-names = "ipg", "ahb", "ptp";
782 783 784 785 786
				status = "disabled";
			};
		};
	};
};