mce.h 11.7 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
H
H. Peter Anvin 已提交
2 3
#ifndef _ASM_X86_MCE_H
#define _ASM_X86_MCE_H
4

5
#include <uapi/asm/mce.h>
6

7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * Machine Check support for x86
 */

/* MCG_CAP register defines */
#define MCG_BANKCNT_MASK	0xff         /* Number of Banks */
#define MCG_CTL_P		(1ULL<<8)    /* MCG_CTL register available */
#define MCG_EXT_P		(1ULL<<9)    /* Extended registers available */
#define MCG_CMCI_P		(1ULL<<10)   /* CMCI supported */
#define MCG_EXT_CNT_MASK	0xff0000     /* Number of Extended registers */
#define MCG_EXT_CNT_SHIFT	16
#define MCG_EXT_CNT(c)		(((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
#define MCG_SER_P		(1ULL<<24)   /* MCA recovery/new status bits */
20
#define MCG_ELOG_P		(1ULL<<26)   /* Extended error log supported */
A
Ashok Raj 已提交
21
#define MCG_LMCE_P		(1ULL<<27)   /* Local machine check supported */
22 23 24 25 26

/* MCG_STATUS register defines */
#define MCG_STATUS_RIPV  (1ULL<<0)   /* restart ip valid */
#define MCG_STATUS_EIPV  (1ULL<<1)   /* ip points to correct instruction */
#define MCG_STATUS_MCIP  (1ULL<<2)   /* machine check in progress */
A
Ashok Raj 已提交
27 28 29 30
#define MCG_STATUS_LMCES (1ULL<<3)   /* LMCE signaled */

/* MCG_EXT_CTL register defines */
#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Enable LMCE */
31 32 33 34 35 36 37 38 39 40 41

/* MCi_STATUS register defines */
#define MCI_STATUS_VAL   (1ULL<<63)  /* valid error */
#define MCI_STATUS_OVER  (1ULL<<62)  /* previous errors lost */
#define MCI_STATUS_UC    (1ULL<<61)  /* uncorrected error */
#define MCI_STATUS_EN    (1ULL<<60)  /* error enabled */
#define MCI_STATUS_MISCV (1ULL<<59)  /* misc error reg. valid */
#define MCI_STATUS_ADDRV (1ULL<<58)  /* addr reg. valid */
#define MCI_STATUS_PCC   (1ULL<<57)  /* processor context corrupt */
#define MCI_STATUS_S	 (1ULL<<56)  /* Signaled machine check */
#define MCI_STATUS_AR	 (1ULL<<55)  /* Action required */
42

43
/* AMD-specific bits */
44 45
#define MCI_STATUS_TCC		(1ULL<<55)  /* Task context corrupt */
#define MCI_STATUS_SYNDV	(1ULL<<53)  /* synd reg. valid */
46
#define MCI_STATUS_DEFERRED	(1ULL<<44)  /* uncorrected error, deferred exception */
47
#define MCI_STATUS_POISON	(1ULL<<43)  /* access poisonous data */
48 49 50 51 52 53 54 55 56 57 58

/*
 * McaX field if set indicates a given bank supports MCA extensions:
 *  - Deferred error interrupt type is specifiable by bank.
 *  - MCx_MISC0[BlkPtr] field indicates presence of extended MISC registers,
 *    But should not be used to determine MSR numbers.
 *  - TCC bit is present in MCx_STATUS.
 */
#define MCI_CONFIG_MCAX		0x1
#define MCI_IPID_MCATYPE	0xFFFF0000
#define MCI_IPID_HWID		0xFFF
59

60 61 62 63 64 65 66 67 68
/*
 * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
 * bits 15:0.  But bit 12 is the 'F' bit, defined for corrected
 * errors to indicate that errors are being filtered by hardware.
 * We should mask out bit 12 when looking for specific signatures
 * of uncorrected errors - so the F bit is deliberately skipped
 * in this #define.
 */
#define MCACOD		  0xefff     /* MCA Error Code */
69 70 71

/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
#define MCACOD_SCRUB	0x00C0	/* 0xC0-0xCF Memory Scrubbing */
72
#define MCACOD_SCRUBMSK	0xeff0	/* Skip bit 12 ('F' bit) */
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
#define MCACOD_L3WB	0x017A	/* L3 Explicit Writeback */
#define MCACOD_DATA	0x0134	/* Data Load */
#define MCACOD_INSTR	0x0150	/* Instruction Fetch */

/* MCi_MISC register defines */
#define MCI_MISC_ADDR_LSB(m)	((m) & 0x3f)
#define MCI_MISC_ADDR_MODE(m)	(((m) >> 6) & 7)
#define  MCI_MISC_ADDR_SEGOFF	0	/* segment offset */
#define  MCI_MISC_ADDR_LINEAR	1	/* linear address */
#define  MCI_MISC_ADDR_PHYS	2	/* physical address */
#define  MCI_MISC_ADDR_MEM	3	/* memory address */
#define  MCI_MISC_ADDR_GENERIC	7	/* generic */

/* CTL2 register defines */
#define MCI_CTL2_CMCI_EN		(1ULL << 30)
#define MCI_CTL2_CMCI_THRESHOLD_MASK	0x7fffULL

#define MCJ_CTX_MASK		3
#define MCJ_CTX(flags)		((flags) & MCJ_CTX_MASK)
#define MCJ_CTX_RANDOM		0    /* inject context: random */
#define MCJ_CTX_PROCESS		0x1  /* inject context: process */
#define MCJ_CTX_IRQ		0x2  /* inject context: IRQ */
#define MCJ_NMI_BROADCAST	0x4  /* do NMI broadcasting */
#define MCJ_EXCEPTION		0x8  /* raise as exception */
M
Mathias Krause 已提交
97
#define MCJ_IRQ_BROADCAST	0x10 /* do IRQ broadcasting */
98 99 100 101 102 103

#define MCE_OVERFLOW 0		/* bit 0 in flags means overflow */

#define MCE_LOG_LEN 32
#define MCE_LOG_SIGNATURE	"MACHINECHECK"

104
/* AMD Scalable MCA */
105 106 107
#define MSR_AMD64_SMCA_MC0_CTL		0xc0002000
#define MSR_AMD64_SMCA_MC0_STATUS	0xc0002001
#define MSR_AMD64_SMCA_MC0_ADDR		0xc0002002
108
#define MSR_AMD64_SMCA_MC0_MISC0	0xc0002003
109
#define MSR_AMD64_SMCA_MC0_CONFIG	0xc0002004
110
#define MSR_AMD64_SMCA_MC0_IPID		0xc0002005
111
#define MSR_AMD64_SMCA_MC0_SYND		0xc0002006
112 113
#define MSR_AMD64_SMCA_MC0_DESTAT	0xc0002008
#define MSR_AMD64_SMCA_MC0_DEADDR	0xc0002009
114
#define MSR_AMD64_SMCA_MC0_MISC1	0xc000200a
115 116 117
#define MSR_AMD64_SMCA_MCx_CTL(x)	(MSR_AMD64_SMCA_MC0_CTL + 0x10*(x))
#define MSR_AMD64_SMCA_MCx_STATUS(x)	(MSR_AMD64_SMCA_MC0_STATUS + 0x10*(x))
#define MSR_AMD64_SMCA_MCx_ADDR(x)	(MSR_AMD64_SMCA_MC0_ADDR + 0x10*(x))
118
#define MSR_AMD64_SMCA_MCx_MISC(x)	(MSR_AMD64_SMCA_MC0_MISC0 + 0x10*(x))
119
#define MSR_AMD64_SMCA_MCx_CONFIG(x)	(MSR_AMD64_SMCA_MC0_CONFIG + 0x10*(x))
120
#define MSR_AMD64_SMCA_MCx_IPID(x)	(MSR_AMD64_SMCA_MC0_IPID + 0x10*(x))
121
#define MSR_AMD64_SMCA_MCx_SYND(x)	(MSR_AMD64_SMCA_MC0_SYND + 0x10*(x))
122 123
#define MSR_AMD64_SMCA_MCx_DESTAT(x)	(MSR_AMD64_SMCA_MC0_DESTAT + 0x10*(x))
#define MSR_AMD64_SMCA_MCx_DEADDR(x)	(MSR_AMD64_SMCA_MC0_DEADDR + 0x10*(x))
124
#define MSR_AMD64_SMCA_MCx_MISCy(x, y)	((MSR_AMD64_SMCA_MC0_MISC1 + y) + (0x10*(x)))
125

126 127 128 129 130 131
/*
 * This structure contains all data related to the MCE log.  Also
 * carries a signature to make it easier to find from external
 * debugging tools.  Each entry is only valid when its finished flag
 * is set.
 */
132
struct mce_log_buffer {
133 134 135 136 137 138 139
	char signature[12]; /* "MACHINECHECK" */
	unsigned len;	    /* = MCE_LOG_LEN */
	unsigned next;
	unsigned flags;
	unsigned recordlen;	/* length of struct mce */
	struct mce entry[MCE_LOG_LEN];
};
140

141
enum mce_notifier_prios {
142 143 144 145 146
	MCE_PRIO_FIRST		= INT_MAX,
	MCE_PRIO_SRAO		= INT_MAX - 1,
	MCE_PRIO_EXTLOG		= INT_MAX - 2,
	MCE_PRIO_NFIT		= INT_MAX - 3,
	MCE_PRIO_EDAC		= INT_MAX - 4,
147
	MCE_PRIO_MCELOG		= 1,
148 149 150
	MCE_PRIO_LOWEST		= 0,
};

151
struct notifier_block;
152
extern void mce_register_decode_chain(struct notifier_block *nb);
153
extern void mce_unregister_decode_chain(struct notifier_block *nb);
154

H
Hidetoshi Seto 已提交
155
#include <linux/percpu.h>
A
Arun Sharma 已提交
156
#include <linux/atomic.h>
H
Hidetoshi Seto 已提交
157

158
extern int mce_p5_enabled;
159

H
Hidetoshi Seto 已提交
160
#ifdef CONFIG_X86_MCE
161
int mcheck_init(void);
162
void mcheck_cpu_init(struct cpuinfo_x86 *c);
163
void mcheck_cpu_clear(struct cpuinfo_x86 *c);
164
void mcheck_vendor_init_severity(void);
H
Hidetoshi Seto 已提交
165
#else
166
static inline int mcheck_init(void) { return 0; }
167
static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
168
static inline void mcheck_cpu_clear(struct cpuinfo_x86 *c) {}
169
static inline void mcheck_vendor_init_severity(void) {}
H
Hidetoshi Seto 已提交
170 171
#endif

H
Hidetoshi Seto 已提交
172 173 174
#ifdef CONFIG_X86_ANCIENT_MCE
void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
void winchip_mcheck_init(struct cpuinfo_x86 *c);
175
static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
H
Hidetoshi Seto 已提交
176 177 178
#else
static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
179
static inline void enable_p5_mce(void) {}
H
Hidetoshi Seto 已提交
180 181
#endif

182
void mce_setup(struct mce *m);
183
void mce_log(struct mce *m);
184
DECLARE_PER_CPU(struct device *, mce_device);
185

A
Andi Kleen 已提交
186
/*
187 188 189
 * Maximum banks number.
 * This is the limit of the current register layout on
 * Intel CPUs.
A
Andi Kleen 已提交
190
 */
191
#define MAX_NR_BANKS 32
A
Andi Kleen 已提交
192

193 194
#ifdef CONFIG_X86_MCE_INTEL
void mce_intel_feature_init(struct cpuinfo_x86 *c);
195
void mce_intel_feature_clear(struct cpuinfo_x86 *c);
A
Andi Kleen 已提交
196 197
void cmci_clear(void);
void cmci_reenable(void);
198
void cmci_rediscover(void);
A
Andi Kleen 已提交
199
void cmci_recheck(void);
200 201
#else
static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
202
static inline void mce_intel_feature_clear(struct cpuinfo_x86 *c) { }
A
Andi Kleen 已提交
203 204
static inline void cmci_clear(void) {}
static inline void cmci_reenable(void) {}
205
static inline void cmci_rediscover(void) {}
A
Andi Kleen 已提交
206
static inline void cmci_recheck(void) {}
207 208 209 210
#endif

#ifdef CONFIG_X86_MCE_AMD
void mce_amd_feature_init(struct cpuinfo_x86 *c);
211
int umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr);
212 213
#else
static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
214
static inline int umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr) { return -EINVAL; };
215 216
#endif

217
int mce_available(struct cpuinfo_x86 *c);
B
Borislav Petkov 已提交
218
bool mce_is_memory_error(struct mce *m);
219
bool mce_is_correctable(struct mce *m);
220
int mce_usable_address(struct mce *m);
A
Andi Kleen 已提交
221

222
DECLARE_PER_CPU(unsigned, mce_exception_count);
223
DECLARE_PER_CPU(unsigned, mce_poll_count);
224

225 226 227
typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);

228
enum mcp_flags {
229 230 231
	MCP_TIMESTAMP	= BIT(0),	/* log time stamp */
	MCP_UC		= BIT(1),	/* log uncorrected errors */
	MCP_DONTLOG	= BIT(2),	/* only clear, don't log */
232
};
233
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
234

235
int mce_notify_irq(void);
236

237
DECLARE_PER_CPU(struct mce, injectm);
238

239 240 241
/* Disable CMCI/polling for MCA bank claimed by firmware */
extern void mce_disable_bank(int bank);

H
Hidetoshi Seto 已提交
242 243 244 245 246 247 248 249 250 251 252
/*
 * Exception handler
 */

/* Call the installed machine check handler for this CPU setup. */
extern void (*machine_check_vector)(struct pt_regs *, long error_code);
void do_machine_check(struct pt_regs *, long);

/*
 * Threshold handler
 */
253 254
extern void (*mce_threshold_vector)(void);

255 256 257
/* Deferred error interrupt handler */
extern void (*deferred_error_int_vector)(void);

258 259 260 261 262 263
/*
 * Thermal handler
 */

void intel_init_thermal(struct cpuinfo_x86 *c);

264 265 266
/* Interrupt Handler for core thermal thresholds */
extern int (*platform_thermal_notify)(__u64 msr_val);

267 268 269 270 271 272 273
/* Interrupt Handler for package thermal thresholds */
extern int (*platform_thermal_package_notify)(__u64 msr_val);

/* Callback support of rate control, return true, if
 * callback has rate control */
extern bool (*platform_thermal_package_rate_control)(void);

274 275 276 277 278 279
#ifdef CONFIG_X86_THERMAL_VECTOR
extern void mcheck_intel_therm_init(void);
#else
static inline void mcheck_intel_therm_init(void) { }
#endif

280 281 282 283 284 285 286 287
/*
 * Used by APEI to report memory error via /dev/mcelog
 */

struct cper_sec_mem_err;
extern void apei_mce_report_mem_error(int corrected,
				      struct cper_sec_mem_err *mem_err);

288 289 290 291 292 293
/*
 * Enumerate new IP types and HWID values in AMD processors which support
 * Scalable MCA.
 */
#ifdef CONFIG_X86_MCE_AMD

294 295
/* These may be used by multiple smca_hwid_mcatypes */
enum smca_bank_types {
296 297
	SMCA_LS = 0,	/* Load Store */
	SMCA_IF,	/* Instruction Fetch */
298 299
	SMCA_L2_CACHE,	/* L2 Cache */
	SMCA_DE,	/* Decoder Unit */
300
	SMCA_RESERVED,	/* Reserved */
301
	SMCA_EX,	/* Execution Unit */
302
	SMCA_FP,	/* Floating Point */
303 304 305 306 307 308 309 310 311 312
	SMCA_L3_CACHE,	/* L3 Cache */
	SMCA_CS,	/* Coherent Slave */
	SMCA_PIE,	/* Power, Interrupts, etc. */
	SMCA_UMC,	/* Unified Memory Controller */
	SMCA_PB,	/* Parameter Block */
	SMCA_PSP,	/* Platform Security Processor */
	SMCA_SMU,	/* System Management Unit */
	N_SMCA_BANK_TYPES
};

313
#define HWID_MCATYPE(hwid, mcatype) (((hwid) << 16) | (mcatype))
314

315
struct smca_hwid {
316 317 318
	unsigned int bank_type;	/* Use with smca_bank_types for easy indexing. */
	u32 hwid_mcatype;	/* (hwid,mcatype) tuple */
	u32 xec_bitmap;		/* Bitmap of valid ExtErrorCodes; current max is 21. */
319
	u8 count;		/* Number of instances. */
320 321
};

322
struct smca_bank {
323
	struct smca_hwid *hwid;
324 325
	u32 id;			/* Value of MCA_IPID[InstanceId]. */
	u8 sysfs_id;		/* Value used for sysfs name. */
326 327
};

328
extern struct smca_bank smca_banks[MAX_NR_BANKS];
329

B
Borislav Petkov 已提交
330
extern const char *smca_get_long_name(enum smca_bank_types t);
331
extern bool amd_mce_is_memory_error(struct mce *m);
332

333 334
extern int mce_threshold_create_device(unsigned int cpu);
extern int mce_threshold_remove_device(unsigned int cpu);
335

336
#else
337

338 339
static inline int mce_threshold_create_device(unsigned int cpu) { return 0; };
static inline int mce_threshold_remove_device(unsigned int cpu) { return 0; };
340
static inline bool amd_mce_is_memory_error(struct mce *m) { return false; };
341

342 343
#endif

H
H. Peter Anvin 已提交
344
#endif /* _ASM_X86_MCE_H */