mce_amd.c 11.3 KB
Newer Older
1
#include <linux/module.h>
2 3
#include <linux/slab.h>

B
Borislav Petkov 已提交
4
#include "mce_amd.h"
D
Doug Thompson 已提交
5

6 7
static struct amd_decoder_ops *fam_ops;

8
static bool report_gart_errors;
9
static void (*nb_bus_decoder)(int node_id, struct mce *m, u32 nbcfg);
10 11 12 13 14 15 16

void amd_report_gart_errors(bool v)
{
	report_gart_errors = v;
}
EXPORT_SYMBOL_GPL(amd_report_gart_errors);

17
void amd_register_ecc_decoder(void (*f)(int, struct mce *, u32))
18 19 20 21 22
{
	nb_bus_decoder = f;
}
EXPORT_SYMBOL_GPL(amd_register_ecc_decoder);

23
void amd_unregister_ecc_decoder(void (*f)(int, struct mce *, u32))
24 25 26 27 28 29 30 31 32
{
	if (nb_bus_decoder) {
		WARN_ON(nb_bus_decoder != f);

		nb_bus_decoder = NULL;
	}
}
EXPORT_SYMBOL_GPL(amd_unregister_ecc_decoder);

D
Doug Thompson 已提交
33 34 35 36
/*
 * string representation for the different MCA reported error types, see F3x48
 * or MSR0000_0411.
 */
B
Borislav Petkov 已提交
37 38 39

/* transaction type */
const char *tt_msgs[] = { "INSN", "DATA", "GEN", "RESV" };
40
EXPORT_SYMBOL_GPL(tt_msgs);
D
Doug Thompson 已提交
41

B
Borislav Petkov 已提交
42 43
/* cache level */
const char *ll_msgs[] = { "RESV", "L1", "L2", "L3/GEN" };
44
EXPORT_SYMBOL_GPL(ll_msgs);
D
Doug Thompson 已提交
45

B
Borislav Petkov 已提交
46
/* memory transaction type */
D
Doug Thompson 已提交
47
const char *rrrr_msgs[] = {
B
Borislav Petkov 已提交
48
       "GEN", "RD", "WR", "DRD", "DWR", "IRD", "PRF", "EV", "SNP"
D
Doug Thompson 已提交
49
};
50
EXPORT_SYMBOL_GPL(rrrr_msgs);
D
Doug Thompson 已提交
51

B
Borislav Petkov 已提交
52 53
/* participating processor */
const char *pp_msgs[] = { "SRC", "RES", "OBS", "GEN" };
54
EXPORT_SYMBOL_GPL(pp_msgs);
D
Doug Thompson 已提交
55

B
Borislav Petkov 已提交
56 57
/* request timeout */
const char *to_msgs[] = { "no timeout",	"timed out" };
58
EXPORT_SYMBOL_GPL(to_msgs);
D
Doug Thompson 已提交
59

B
Borislav Petkov 已提交
60 61
/* memory or i/o */
const char *ii_msgs[] = { "MEM", "RESV", "IO", "GEN" };
62
EXPORT_SYMBOL_GPL(ii_msgs);
D
Doug Thompson 已提交
63

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
/*
 * Map the 4 or 5 (family-specific) bits of Extended Error code to the
 * string table.
 */
const char *ext_msgs[] = {
	"K8 ECC error",					/* 0_0000b */
	"CRC error on link",				/* 0_0001b */
	"Sync error packets on link",			/* 0_0010b */
	"Master Abort during link operation",		/* 0_0011b */
	"Target Abort during link operation",		/* 0_0100b */
	"Invalid GART PTE entry during table walk",	/* 0_0101b */
	"Unsupported atomic RMW command received",	/* 0_0110b */
	"WDT error: NB transaction timeout",		/* 0_0111b */
	"ECC/ChipKill ECC error",			/* 0_1000b */
	"SVM DEV Error",				/* 0_1001b */
	"Link Data error",				/* 0_1010b */
	"Link/L3/Probe Filter Protocol error",		/* 0_1011b */
	"NB Internal Arrays Parity error",		/* 0_1100b */
	"DRAM Address/Control Parity error",		/* 0_1101b */
	"Link Transmission error",			/* 0_1110b */
	"GART/DEV Table Walk Data error"		/* 0_1111b */
	"Res 0x100 error",				/* 1_0000b */
	"Res 0x101 error",				/* 1_0001b */
	"Res 0x102 error",				/* 1_0010b */
	"Res 0x103 error",				/* 1_0011b */
	"Res 0x104 error",				/* 1_0100b */
	"Res 0x105 error",				/* 1_0101b */
	"Res 0x106 error",				/* 1_0110b */
	"Res 0x107 error",				/* 1_0111b */
	"Res 0x108 error",				/* 1_1000b */
	"Res 0x109 error",				/* 1_1001b */
	"Res 0x10A error",				/* 1_1010b */
	"Res 0x10B error",				/* 1_1011b */
	"ECC error in L3 Cache Data",			/* 1_1100b */
	"L3 Cache Tag error",				/* 1_1101b */
	"L3 Cache LRU Parity error",			/* 1_1110b */
	"Probe Filter error"				/* 1_1111b */
D
Doug Thompson 已提交
101
};
102
EXPORT_SYMBOL_GPL(ext_msgs);
103

104
static bool f10h_dc_mce(u16 ec)
105
{
106 107
	u8 r4  = (ec >> 4) & 0xf;
	bool ret = false;
108

109 110 111 112
	if (r4 == R4_GEN) {
		pr_cont("during data scrub.\n");
		return true;
	}
113

114 115 116
	if (MEM_ERROR(ec)) {
		u8 ll = ec & 0x3;
		ret = true;
117

118 119 120 121 122 123 124 125 126
		if (ll == LL_L2)
			pr_cont("during L1 linefill from L2.\n");
		else if (ll == LL_L1)
			pr_cont("Data/Tag %s error.\n", RRRR_MSG(ec));
		else
			ret = false;
	}
	return ret;
}
127

128 129 130 131 132 133
static bool k8_dc_mce(u16 ec)
{
	if (BUS_ERROR(ec)) {
		pr_cont("during system linefill.\n");
		return true;
	}
134

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	return f10h_dc_mce(ec);
}

static bool f14h_dc_mce(u16 ec)
{
	u8 r4	 = (ec >> 4) & 0xf;
	u8 ll	 = ec & 0x3;
	u8 tt	 = (ec >> 2) & 0x3;
	u8 ii	 = tt;
	bool ret = true;

	if (MEM_ERROR(ec)) {

		if (tt != TT_DATA || ll != LL_L1)
			return false;

		switch (r4) {
		case R4_DRD:
		case R4_DWR:
			pr_cont("Data/Tag parity error due to %s.\n",
				(r4 == R4_DRD ? "load/hw prf" : "store"));
			break;
		case R4_EVICT:
			pr_cont("Copyback parity error on a tag miss.\n");
			break;
		case R4_SNOOP:
			pr_cont("Tag parity error during snoop.\n");
			break;
		default:
			ret = false;
		}
	} else if (BUS_ERROR(ec)) {

		if ((ii != II_MEM && ii != II_IO) || ll != LL_LG)
			return false;

		pr_cont("System read data error on a ");

		switch (r4) {
		case R4_RD:
			pr_cont("TLB reload.\n");
			break;
		case R4_DWR:
			pr_cont("store.\n");
			break;
		case R4_DRD:
			pr_cont("load.\n");
			break;
		default:
			ret = false;
		}
	} else {
		ret = false;
	}

	return ret;
}

static void amd_decode_dc_mce(struct mce *m)
{
	u16 ec = m->status & 0xffff;
	u8 xec = (m->status >> 16) & 0xf;

	pr_emerg(HW_ERR "Data Cache Error: ");

	/* TLB error signatures are the same across families */
	if (TLB_ERROR(ec)) {
		u8 tt = (ec >> 2) & 0x3;

		if (tt == TT_DATA) {
			pr_cont("%s TLB %s.\n", LL_MSG(ec),
				(xec ? "multimatch" : "parity error"));
			return;
		}
209 210
		else
			goto wrong_dc_mce;
211 212 213
	}

	if (!fam_ops->dc_mce(ec))
214 215 216 217 218
		goto wrong_dc_mce;

	return;

wrong_dc_mce:
B
Borislav Petkov 已提交
219
	pr_emerg(HW_ERR "Corrupted DC MCE info?\n");
220 221
}

222
static void amd_decode_ic_mce(struct mce *m)
223
{
224 225
	u32 ec  = m->status & 0xffff;
	u32 xec = (m->status >> 16) & 0xf;
226

B
Borislav Petkov 已提交
227
	pr_emerg(HW_ERR "Instruction Cache Error");
228 229 230 231 232 233 234 235

	if (xec == 1 && TLB_ERROR(ec))
		pr_cont(": %s TLB multimatch.\n", LL_MSG(ec));
	else if (xec == 0) {
		if (TLB_ERROR(ec))
			pr_cont(": %s TLB Parity error.\n", LL_MSG(ec));
		else if (BUS_ERROR(ec)) {
			if (boot_cpu_data.x86 == 0xf &&
236
			    (m->status & BIT(58)))
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
				pr_cont(" during system linefill.\n");
			else
				pr_cont(" during attempted NB data read.\n");
		} else if (MEM_ERROR(ec)) {
			u8 ll   = ec & 0x3;
			u8 rrrr = (ec >> 4) & 0xf;

			if (ll == 0x2)
				pr_cont(" during a linefill from L2.\n");
			else if (ll == 0x1) {

				switch (rrrr) {
				case 0x5:
					pr_cont(": Parity error during "
					       "data load.\n");
					break;

				case 0x7:
					pr_cont(": Copyback Parity/Victim"
						" error.\n");
					break;

				case 0x8:
					pr_cont(": Tag Snoop error.\n");
					break;

				default:
					goto wrong_ic_mce;
					break;
				}
			}
		} else
			goto wrong_ic_mce;
	} else
		goto wrong_ic_mce;

	return;

wrong_ic_mce:
B
Borislav Petkov 已提交
276
	pr_emerg(HW_ERR "Corrupted IC MCE info?\n");
277 278
}

279
static void amd_decode_bu_mce(struct mce *m)
280
{
281 282
	u32 ec = m->status & 0xffff;
	u32 xec = (m->status >> 16) & 0xf;
283

B
Borislav Petkov 已提交
284
	pr_emerg(HW_ERR "Bus Unit Error");
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317

	if (xec == 0x1)
		pr_cont(" in the write data buffers.\n");
	else if (xec == 0x3)
		pr_cont(" in the victim data buffers.\n");
	else if (xec == 0x2 && MEM_ERROR(ec))
		pr_cont(": %s error in the L2 cache tags.\n", RRRR_MSG(ec));
	else if (xec == 0x0) {
		if (TLB_ERROR(ec))
			pr_cont(": %s error in a Page Descriptor Cache or "
				"Guest TLB.\n", TT_MSG(ec));
		else if (BUS_ERROR(ec))
			pr_cont(": %s/ECC error in data read from NB: %s.\n",
				RRRR_MSG(ec), PP_MSG(ec));
		else if (MEM_ERROR(ec)) {
			u8 rrrr = (ec >> 4) & 0xf;

			if (rrrr >= 0x7)
				pr_cont(": %s error during data copyback.\n",
					RRRR_MSG(ec));
			else if (rrrr <= 0x1)
				pr_cont(": %s parity/ECC error during data "
					"access from L2.\n", RRRR_MSG(ec));
			else
				goto wrong_bu_mce;
		} else
			goto wrong_bu_mce;
	} else
		goto wrong_bu_mce;

	return;

wrong_bu_mce:
B
Borislav Petkov 已提交
318
	pr_emerg(HW_ERR "Corrupted BU MCE info?\n");
319 320
}

321
static void amd_decode_ls_mce(struct mce *m)
322
{
323 324
	u32 ec  = m->status & 0xffff;
	u32 xec = (m->status >> 16) & 0xf;
325

B
Borislav Petkov 已提交
326
	pr_emerg(HW_ERR "Load Store Error");
327 328 329 330 331 332 333 334 335 336 337 338

	if (xec == 0x0) {
		u8 rrrr = (ec >> 4) & 0xf;

		if (!BUS_ERROR(ec) || (rrrr != 0x3 && rrrr != 0x4))
			goto wrong_ls_mce;

		pr_cont(" during %s.\n", RRRR_MSG(ec));
	}
	return;

wrong_ls_mce:
B
Borislav Petkov 已提交
339
	pr_emerg(HW_ERR "Corrupted LS MCE info?\n");
340 341
}

342
void amd_decode_nb_mce(int node_id, struct mce *m, u32 nbcfg)
343
{
344 345 346
	u32 ec   = m->status & 0xffff;
	u32 nbsh = (u32)(m->status >> 32);
	u32 nbsl = (u32)m->status;
347

348 349 350 351 352 353
	/*
	 * GART TLB error reporting is disabled by default. Bail out early.
	 */
	if (TLB_ERROR(ec) && !report_gart_errors)
		return;

B
Borislav Petkov 已提交
354
	pr_emerg(HW_ERR "Northbridge Error, node %d", node_id);
355 356 357 358 359 360

	/*
	 * F10h, revD can disable ErrCpu[3:0] so check that first and also the
	 * value encoding has changed so interpret those differently
	 */
	if ((boot_cpu_data.x86 == 0x10) &&
361
	    (boot_cpu_data.x86_model > 7)) {
362 363
		if (nbsh & K8_NBSH_ERR_CPU_VAL)
			pr_cont(", core: %u\n", (u8)(nbsh & 0xf));
364
	} else {
365
		u8 assoc_cpus = nbsh & 0xf;
366 367 368 369 370

		if (assoc_cpus > 0)
			pr_cont(", core: %d", fls(assoc_cpus) - 1);

		pr_cont("\n");
371 372
	}

373
	pr_emerg(HW_ERR "%s.\n", EXT_ERR_MSG(nbsl));
374 375

	if (BUS_ERROR(ec) && nb_bus_decoder)
376
		nb_bus_decoder(node_id, m, nbcfg);
377 378 379
}
EXPORT_SYMBOL_GPL(amd_decode_nb_mce);

380
static void amd_decode_fr_mce(struct mce *m)
B
Borislav Petkov 已提交
381 382
{
	/* we have only one error signature so match all fields at once. */
383
	if ((m->status & 0xffff) == 0x0f0f)
B
Borislav Petkov 已提交
384
		pr_emerg(HW_ERR " FR Error: CPU Watchdog timer expire.\n");
B
Borislav Petkov 已提交
385
	else
B
Borislav Petkov 已提交
386
		pr_emerg(HW_ERR "Corrupted FR MCE info?\n");
B
Borislav Petkov 已提交
387 388
}

B
Borislav Petkov 已提交
389
static inline void amd_decode_err_code(u16 ec)
390
{
391
	if (TLB_ERROR(ec)) {
B
Borislav Petkov 已提交
392
		pr_emerg(HW_ERR "Transaction: %s, Cache Level: %s\n",
393 394
			 TT_MSG(ec), LL_MSG(ec));
	} else if (MEM_ERROR(ec)) {
B
Borislav Petkov 已提交
395
		pr_emerg(HW_ERR "Transaction: %s, Type: %s, Cache Level: %s\n",
396 397
			 RRRR_MSG(ec), TT_MSG(ec), LL_MSG(ec));
	} else if (BUS_ERROR(ec)) {
B
Borislav Petkov 已提交
398
		pr_emerg(HW_ERR "Transaction: %s (%s), %s, Cache Level: %s, "
399 400 401 402
			 "Participating Processor: %s\n",
			  RRRR_MSG(ec), II_MSG(ec), TO_MSG(ec), LL_MSG(ec),
			  PP_MSG(ec));
	} else
B
Borislav Petkov 已提交
403
		pr_emerg(HW_ERR "Huh? Unknown MCE error 0x%x\n", ec);
404 405
}

B
Borislav Petkov 已提交
406
int amd_decode_mce(struct notifier_block *nb, unsigned long val, void *data)
407
{
408
	struct mce *m = (struct mce *)data;
409
	int node, ecc;
410

B
Borislav Petkov 已提交
411
	pr_emerg(HW_ERR "MC%d_STATUS: ", m->bank);
412

413
	pr_cont("%sorrected error, other errors lost: %s, "
414 415
		 "CPU context corrupt: %s",
		 ((m->status & MCI_STATUS_UC) ? "Unc"  : "C"),
416
		 ((m->status & MCI_STATUS_OVER) ? "yes"  : "no"),
417
		 ((m->status & MCI_STATUS_PCC) ? "yes" : "no"));
418

419
	/* do the two bits[14:13] together */
420
	ecc = (m->status >> 45) & 0x3;
421 422 423 424 425
	if (ecc)
		pr_cont(", %sECC Error", ((ecc == 2) ? "C" : "U"));

	pr_cont("\n");

426 427
	switch (m->bank) {
	case 0:
428
		amd_decode_dc_mce(m);
429
		break;
430

431
	case 1:
432
		amd_decode_ic_mce(m);
433 434
		break;

435
	case 2:
436
		amd_decode_bu_mce(m);
437 438
		break;

439
	case 3:
440
		amd_decode_ls_mce(m);
441 442
		break;

443
	case 4:
444 445
		node = amd_get_nb_id(m->extcpu);
		amd_decode_nb_mce(node, m, 0);
446 447
		break;

B
Borislav Petkov 已提交
448
	case 5:
449
		amd_decode_fr_mce(m);
B
Borislav Petkov 已提交
450 451
		break;

452 453
	default:
		break;
454
	}
455 456

	amd_decode_err_code(m->status & 0xffff);
457 458

	return NOTIFY_STOP;
459
}
B
Borislav Petkov 已提交
460
EXPORT_SYMBOL_GPL(amd_decode_mce);
461

462 463 464 465
static struct notifier_block amd_mce_dec_nb = {
	.notifier_call	= amd_decode_mce,
};

466 467 468
static int __init mce_amd_init(void)
{
	/*
469
	 * We can decode MCEs for K8, F10h and F11h CPUs:
470
	 */
471 472 473 474 475 476
	if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
		return 0;

	if (boot_cpu_data.x86 < 0xf || boot_cpu_data.x86 > 0x11)
		return 0;

477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
	fam_ops = kzalloc(sizeof(struct amd_decoder_ops), GFP_KERNEL);
	if (!fam_ops)
		return -ENOMEM;

	switch (boot_cpu_data.x86) {
	case 0xf:
		fam_ops->dc_mce = k8_dc_mce;
		break;

	case 0x10:
		fam_ops->dc_mce = f10h_dc_mce;
		break;

	case 0x14:
		fam_ops->dc_mce = f14h_dc_mce;
		break;

	default:
		printk(KERN_WARNING "Huh? What family is that: %d?!\n",
				    boot_cpu_data.x86);
		kfree(fam_ops);
		return -EINVAL;
	}

501
	atomic_notifier_chain_register(&x86_mce_decoder_chain, &amd_mce_dec_nb);
502 503 504 505

	return 0;
}
early_initcall(mce_amd_init);
506 507 508 509

#ifdef MODULE
static void __exit mce_amd_exit(void)
{
510
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, &amd_mce_dec_nb);
511
	kfree(fam_ops);
512 513 514 515 516 517 518
}

MODULE_DESCRIPTION("AMD MCE decoder");
MODULE_ALIAS("edac-mce-amd");
MODULE_LICENSE("GPL");
module_exit(mce_amd_exit);
#endif