sata_sis.c 8.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9
/*
 *  sata_sis.c - Silicon Integrated Systems SATA
 *
 *  Maintained by:  Uwe Koziolek
 *  		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004 Uwe Koziolek
 *
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available under NDA.
L
Linus Torvalds 已提交
30 31 32 33 34 35 36 37 38 39
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
40
#include <linux/device.h>
L
Linus Torvalds 已提交
41 42
#include <scsi/scsi_host.h>
#include <linux/libata.h>
A
Alan 已提交
43
#include "sis.h"
L
Linus Torvalds 已提交
44 45

#define DRV_NAME	"sata_sis"
J
Jeff Garzik 已提交
46
#define DRV_VERSION	"1.0"
L
Linus Torvalds 已提交
47 48 49 50 51 52 53 54

enum {
	sis_180			= 0,
	SIS_SCR_PCI_BAR		= 5,

	/* PCI configuration registers */
	SIS_GENCTL		= 0x54, /* IDE General Control register */
	SIS_SCR_BASE		= 0xc0, /* sata0 phy SCR registers */
55 56 57
	SIS180_SATA1_OFS	= 0x10, /* offset from sata0->sata1 phy regs */
	SIS182_SATA1_OFS	= 0x20, /* offset from sata0->sata1 phy regs */
	SIS_PMR			= 0x90, /* port mapping register */
J
Jeff Garzik 已提交
58
	SIS_PMR_COMBINED	= 0x30,
L
Linus Torvalds 已提交
59 60 61 62 63 64 65

	/* random bits */
	SIS_FLAG_CFGSCR		= (1 << 30), /* host flag: SCRs via PCI cfg */

	GENCTL_IOMAPPED_SCR	= (1 << 26), /* if set, SCRs are in IO space */
};

66
static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
T
Tejun Heo 已提交
67 68
static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
L
Linus Torvalds 已提交
69

70
static const struct pci_device_id sis_pci_tbl[] = {
71 72 73 74 75 76
	{ PCI_VDEVICE(SI, 0x0180), sis_180 },	/* SiS 964/180 */
	{ PCI_VDEVICE(SI, 0x0181), sis_180 },	/* SiS 964/180 */
	{ PCI_VDEVICE(SI, 0x0182), sis_180 },	/* SiS 965/965L */
	{ PCI_VDEVICE(SI, 0x0183), sis_180 },	/* SiS 965/965L */
	{ PCI_VDEVICE(SI, 0x1182), sis_180 },	/* SiS 966/680 */
	{ PCI_VDEVICE(SI, 0x1183), sis_180 },	/* SiS 966/966L/968/680 */
77

L
Linus Torvalds 已提交
78 79 80 81 82 83 84 85 86 87
	{ }	/* terminate list */
};

static struct pci_driver sis_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= sis_pci_tbl,
	.probe			= sis_init_one,
	.remove			= ata_pci_remove_one,
};

88
static struct scsi_host_template sis_sht = {
89
	ATA_BMDMA_SHT(DRV_NAME),
L
Linus Torvalds 已提交
90 91
};

92 93
static struct ata_port_operations sis_ops = {
	.inherits		= &ata_bmdma_port_ops,
L
Linus Torvalds 已提交
94 95 96 97
	.scr_read		= sis_scr_read,
	.scr_write		= sis_scr_write,
};

T
Tejun Heo 已提交
98
static const struct ata_port_info sis_port_info = {
99
	.flags		= ATA_FLAG_SATA,
100 101
	.pio_mask	= ATA_PIO4,
	.mwdma_mask	= ATA_MWDMA2,
102
	.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
103 104 105 106
	.port_ops	= &sis_ops,
};

MODULE_AUTHOR("Uwe Koziolek");
C
Chris Dunlop 已提交
107
MODULE_DESCRIPTION("low-level driver for Silicon Integrated Systems SATA controller");
L
Linus Torvalds 已提交
108 109 110 111
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
MODULE_VERSION(DRV_VERSION);

T
Tejun Heo 已提交
112
static unsigned int get_scr_cfg_addr(struct ata_link *link, unsigned int sc_reg)
L
Linus Torvalds 已提交
113
{
T
Tejun Heo 已提交
114
	struct ata_port *ap = link->ap;
A
Alan 已提交
115
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
116
	unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
A
Alan 已提交
117
	u8 pmr;
L
Linus Torvalds 已提交
118

A
Alan 已提交
119
	if (ap->port_no)  {
120
		switch (pdev->device) {
121 122 123 124 125 126 127 128 129 130 131 132
		case 0x0180:
		case 0x0181:
			pci_read_config_byte(pdev, SIS_PMR, &pmr);
			if ((pmr & SIS_PMR_COMBINED) == 0)
				addr += SIS180_SATA1_OFS;
			break;

		case 0x0182:
		case 0x0183:
		case 0x1182:
			addr += SIS182_SATA1_OFS;
			break;
133
		}
J
Jeff Garzik 已提交
134
	}
T
Tejun Heo 已提交
135 136 137
	if (link->pmp)
		addr += 0x10;

L
Linus Torvalds 已提交
138 139 140
	return addr;
}

T
Tejun Heo 已提交
141 142
static u32 sis_scr_cfg_read(struct ata_link *link,
			    unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
143
{
T
Tejun Heo 已提交
144
	struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
T
Tejun Heo 已提交
145
	unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
L
Linus Torvalds 已提交
146 147

	if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
148
		return -EINVAL;
149

T
Tejun Heo 已提交
150 151
	pci_read_config_dword(pdev, cfg_addr, val);
	return 0;
L
Linus Torvalds 已提交
152 153
}

T
Tejun Heo 已提交
154 155
static int sis_scr_cfg_write(struct ata_link *link,
			     unsigned int sc_reg, u32 val)
L
Linus Torvalds 已提交
156
{
T
Tejun Heo 已提交
157
	struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
T
Tejun Heo 已提交
158
	unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
J
Jeff Garzik 已提交
159

L
Linus Torvalds 已提交
160
	pci_write_config_dword(pdev, cfg_addr, val);
161
	return 0;
L
Linus Torvalds 已提交
162 163
}

T
Tejun Heo 已提交
164
static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
165
{
T
Tejun Heo 已提交
166
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
167
	void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
168

L
Linus Torvalds 已提交
169
	if (sc_reg > SCR_CONTROL)
170
		return -EINVAL;
L
Linus Torvalds 已提交
171 172

	if (ap->flags & SIS_FLAG_CFGSCR)
T
Tejun Heo 已提交
173
		return sis_scr_cfg_read(link, sc_reg, val);
174

T
Tejun Heo 已提交
175
	*val = ioread32(base + sc_reg * 4);
176
	return 0;
L
Linus Torvalds 已提交
177 178
}

T
Tejun Heo 已提交
179
static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
L
Linus Torvalds 已提交
180
{
T
Tejun Heo 已提交
181
	struct ata_port *ap = link->ap;
T
Tejun Heo 已提交
182
	void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
183

L
Linus Torvalds 已提交
184
	if (sc_reg > SCR_CONTROL)
185
		return -EINVAL;
L
Linus Torvalds 已提交
186 187

	if (ap->flags & SIS_FLAG_CFGSCR)
T
Tejun Heo 已提交
188
		return sis_scr_cfg_write(link, sc_reg, val);
T
Tejun Heo 已提交
189 190 191

	iowrite32(val, base + (sc_reg * 4));
	return 0;
L
Linus Torvalds 已提交
192 193
}

194
static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
195
{
196
	struct ata_port_info pi = sis_port_info;
U
Uwe Koziolek 已提交
197
	const struct ata_port_info *ppi[] = { &pi, &pi };
198
	struct ata_host *host;
199
	u32 genctl, val;
200
	u8 pmr;
201
	u8 port2_start = 0x20;
T
Tejun Heo 已提交
202
	int i, rc;
L
Linus Torvalds 已提交
203

204
	ata_print_version_once(&pdev->dev, DRV_VERSION);
205

206
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
207 208 209 210 211 212
	if (rc)
		return rc;

	/* check and see if the SCRs are in IO space or PCI cfg space */
	pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
	if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
213
		pi.flags |= SIS_FLAG_CFGSCR;
J
Jeff Garzik 已提交
214

L
Linus Torvalds 已提交
215 216 217
	/* if hardware thinks SCRs are in IO space, but there are
	 * no IO resources assigned, change to PCI cfg space.
	 */
218
	if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
L
Linus Torvalds 已提交
219 220 221 222
	    ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
	     (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
		genctl &= ~GENCTL_IOMAPPED_SCR;
		pci_write_config_dword(pdev, SIS_GENCTL, genctl);
223
		pi.flags |= SIS_FLAG_CFGSCR;
L
Linus Torvalds 已提交
224 225
	}

226
	pci_read_config_byte(pdev, SIS_PMR, &pmr);
227 228 229
	switch (ent->device) {
	case 0x0180:
	case 0x0181:
A
Alan 已提交
230 231 232 233

		/* The PATA-handling is provided by pata_sis */
		switch (pmr & 0x30) {
		case 0x10:
234
			ppi[1] = &sis_info133_for_sata;
A
Alan 已提交
235
			break;
J
Jeff Garzik 已提交
236

A
Alan 已提交
237
		case 0x30:
238
			ppi[0] = &sis_info133_for_sata;
A
Alan 已提交
239 240
			break;
		}
241
		if ((pmr & SIS_PMR_COMBINED) == 0) {
242 243
			dev_info(&pdev->dev,
				 "Detected SiS 180/181/964 chipset in SATA mode\n");
244
			port2_start = 64;
245
		} else {
246 247
			dev_info(&pdev->dev,
				 "Detected SiS 180/181 chipset in combined mode\n");
248
			port2_start = 0;
249
			pi.flags |= ATA_FLAG_SLAVE_POSS;
250
		}
251
		break;
J
Jeff Garzik 已提交
252

253 254
	case 0x0182:
	case 0x0183:
255
		pci_read_config_dword(pdev, 0x6C, &val);
256
		if (val & (1L << 31)) {
257
			dev_info(&pdev->dev, "Detected SiS 182/965 chipset\n");
258
			pi.flags |= ATA_FLAG_SLAVE_POSS;
259
		} else {
260
			dev_info(&pdev->dev, "Detected SiS 182/965L chipset\n");
261 262 263 264
		}
		break;

	case 0x1182:
265 266
		dev_info(&pdev->dev,
			 "Detected SiS 1182/966/680 SATA controller\n");
267 268 269
		pi.flags |= ATA_FLAG_SLAVE_POSS;
		break;

270
	case 0x1183:
271 272
		dev_info(&pdev->dev,
			 "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
273 274
		ppi[0] = &sis_info133_for_sata;
		ppi[1] = &sis_info133_for_sata;
275
		break;
276 277
	}

T
Tejun Heo 已提交
278
	rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
279 280
	if (rc)
		return rc;
281

T
Tejun Heo 已提交
282 283 284 285 286 287 288 289 290 291 292
	for (i = 0; i < 2; i++) {
		struct ata_port *ap = host->ports[i];

		if (ap->flags & ATA_FLAG_SATA &&
		    ap->flags & ATA_FLAG_SLAVE_POSS) {
			rc = ata_slave_link_init(ap);
			if (rc)
				return rc;
		}
	}

293
	if (!(pi.flags & SIS_FLAG_CFGSCR)) {
A
Al Viro 已提交
294
		void __iomem *mmio;
T
Tejun Heo 已提交
295

296 297 298 299
		rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
		if (rc)
			return rc;
		mmio = host->iomap[SIS_SCR_PCI_BAR];
T
Tejun Heo 已提交
300

301 302
		host->ports[0]->ioaddr.scr_addr = mmio;
		host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
L
Linus Torvalds 已提交
303 304 305
	}

	pci_set_master(pdev);
B
Brett M Russ 已提交
306
	pci_intx(pdev, 1);
307
	return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
T
Tejun Heo 已提交
308
				 IRQF_SHARED, &sis_sht);
L
Linus Torvalds 已提交
309 310 311 312
}

static int __init sis_init(void)
{
313
	return pci_register_driver(&sis_pci_driver);
L
Linus Torvalds 已提交
314 315 316 317 318 319 320 321 322
}

static void __exit sis_exit(void)
{
	pci_unregister_driver(&sis_pci_driver);
}

module_init(sis_init);
module_exit(sis_exit);