mlx5_ifc.h 167.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
109
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
110 111 112 113 114 115 116
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
117 118 119 120
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
121 122 123 124 125 126 127 128 129 130 131
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
132
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
133
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
134 135 136 137
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
138 139 140 141 142 143 144 145 146 147 148
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
149
	MLX5_CMD_OP_DETTACH_FROM_MCG              = 0x807,
150 151 152 153 154 155 156
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
157 158 159 160 161 162 163 164 165 166 167 168
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
169 170
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
187 188 189 190 191 192 193 194
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
195
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
196 197 198 199 200 201 202 203
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
204
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
205 206 207
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
208 209
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
	MLX5_CMD_OP_MAX
210 211 212 213 214 215
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
216
	u8         reserved_at_3[0x1];
217 218 219
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
220
	u8         reserved_at_7[0x1];
221 222 223
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
224
	u8         reserved_at_b[0x1];
225 226 227 228 229 230 231 232 233 234 235 236 237 238
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
239
	u8         reserved_at_1a[0x5];
240 241 242 243 244
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
245
	u8         reserved_at_23[0x1];
246 247 248
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
249
	u8         reserved_at_27[0x1];
250 251 252
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
253
	u8         reserved_at_2b[0x1];
254 255 256 257 258 259 260 261 262 263 264
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
265
	u8         reserved_at_37[0x9];
266

267
	u8         reserved_at_40[0x40];
268 269 270 271
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
272 273
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
274
	u8	   flow_modify_en[0x1];
275
	u8         modify_root[0x1];
276 277
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
278
	u8         reserved_at_7[0x19];
279

280
	u8         reserved_at_20[0x2];
281
	u8         log_max_ft_size[0x6];
282
	u8         reserved_at_28[0x10];
283 284
	u8         max_ft_level[0x8];

285
	u8         reserved_at_40[0x20];
286

287
	u8         reserved_at_60[0x18];
288 289
	u8         log_max_ft_num[0x8];

290
	u8         reserved_at_80[0x18];
291 292
	u8         log_max_destination[0x8];

293
	u8         reserved_at_a0[0x18];
294 295
	u8         log_max_flow[0x8];

296
	u8         reserved_at_c0[0x40];
297 298 299 300 301 302 303 304 305 306 307

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
308
	u8         reserved_at_4[0x1];
309
	u8         srq_receive[0x1];
310
	u8         reserved_at_6[0x1a];
311 312
};

313
struct mlx5_ifc_ipv4_layout_bits {
314
	u8         reserved_at_0[0x60];
315 316 317 318 319 320 321 322 323 324 325

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
326
	u8         reserved_at_0[0x80];
327 328
};

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
	u8         vlan_tag[0x1];
346
	u8         reserved_at_91[0x1];
347
	u8         frag[0x1];
348
	u8         reserved_at_93[0x4];
349 350 351 352 353
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

354
	u8         reserved_at_c0[0x20];
355 356 357 358

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

359
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
360

361
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
362 363 364
};

struct mlx5_ifc_fte_match_set_misc_bits {
365
	u8         reserved_at_0[0x20];
366

367
	u8         reserved_at_20[0x10];
368 369 370 371 372 373 374 375 376 377 378
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

	u8         outer_second_vlan_tag[0x1];
	u8         inner_second_vlan_tag[0x1];
379
	u8         reserved_at_62[0xe];
380 381 382 383 384 385
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
386
	u8         reserved_at_b8[0x8];
387

388
	u8         reserved_at_c0[0x20];
389

390
	u8         reserved_at_e0[0xc];
391 392
	u8         outer_ipv6_flow_label[0x14];

393
	u8         reserved_at_100[0xc];
394 395
	u8         inner_ipv6_flow_label[0x14];

396
	u8         reserved_at_120[0xe0];
397 398 399 400 401 402
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
403
	u8         reserved_at_34[0xc];
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
428
	u8         reserved_at_2[0xe];
429 430
	u8         pkey_index[0x10];

431
	u8         reserved_at_20[0x8];
432 433 434 435 436
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
437
	u8         reserved_at_45[0x3];
438
	u8         src_addr_index[0x8];
439
	u8         reserved_at_50[0x4];
440 441 442
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

443
	u8         reserved_at_60[0x4];
444 445 446 447 448
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

449
	u8         reserved_at_100[0x4];
450 451
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
452
	u8         reserved_at_106[0x1];
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
468 469
	u8         nic_rx_multi_path_tirs[0x1];
	u8         reserved_at_1[0x1ff];
470 471 472

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

473
	u8         reserved_at_400[0x200];
474 475 476 477 478

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

479
	u8         reserved_at_a00[0x200];
480 481 482

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

483
	u8         reserved_at_e00[0x7200];
484 485
};

486
struct mlx5_ifc_flow_table_eswitch_cap_bits {
487
	u8     reserved_at_0[0x200];
488 489 490 491 492 493 494

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

495
	u8      reserved_at_800[0x7800];
496 497
};

498 499 500 501 502 503
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
504 505 506
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
507

508
	u8         reserved_at_20[0x7e0];
509 510
};

511 512 513 514 515 516
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
517
	u8         reserved_at_5[0x3];
518
	u8         self_lb_en_modifiable[0x1];
519
	u8         reserved_at_9[0x2];
520
	u8         max_lso_cap[0x5];
521
	u8         reserved_at_10[0x4];
522
	u8         rss_ind_tbl_cap[0x4];
523 524 525
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
526
	u8         tunnel_lso_const_out_ip_id[0x1];
527
	u8         reserved_at_1c[0x2];
528 529 530
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

531
	u8         reserved_at_20[0x20];
532

533
	u8         reserved_at_40[0x10];
534 535
	u8         lro_min_mss_size[0x10];

536
	u8         reserved_at_60[0x120];
537 538 539

	u8         lro_timer_supported_periods[4][0x20];

540
	u8         reserved_at_200[0x600];
541 542 543 544
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
545
	u8         reserved_at_1[0x1f];
546

547
	u8         reserved_at_20[0x60];
548

549
	u8         reserved_at_80[0xc];
550
	u8         l3_type[0x4];
551
	u8         reserved_at_90[0x8];
552 553
	u8         roce_version[0x8];

554
	u8         reserved_at_a0[0x10];
555 556 557 558 559
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

560
	u8         reserved_at_e0[0x10];
561 562
	u8         roce_address_table_size[0x10];

563
	u8         reserved_at_100[0x700];
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
591
	u8         reserved_at_0[0x40];
592

593
	u8         atomic_req_8B_endianess_mode[0x2];
594
	u8         reserved_at_42[0x4];
595
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
596

597
	u8         reserved_at_47[0x19];
598

599
	u8         reserved_at_60[0x20];
600

601
	u8         reserved_at_80[0x10];
602
	u8         atomic_operations[0x10];
603

604
	u8         reserved_at_a0[0x10];
605 606
	u8         atomic_size_qp[0x10];

607
	u8         reserved_at_c0[0x10];
608 609
	u8         atomic_size_dc[0x10];

610
	u8         reserved_at_e0[0x720];
611 612 613
};

struct mlx5_ifc_odp_cap_bits {
614
	u8         reserved_at_0[0x40];
615 616

	u8         sig[0x1];
617
	u8         reserved_at_41[0x1f];
618

619
	u8         reserved_at_60[0x20];
620 621 622 623 624 625 626

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

627
	u8         reserved_at_e0[0x720];
628 629
};

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

657 658 659
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
660
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
699 700
};

701
struct mlx5_ifc_cmd_hca_cap_bits {
702
	u8         reserved_at_0[0x80];
703 704 705

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
706
	u8         reserved_at_90[0xb];
707 708
	u8         log_max_qp[0x5];

709
	u8         reserved_at_a0[0xb];
710
	u8         log_max_srq[0x5];
711
	u8         reserved_at_b0[0x10];
712

713
	u8         reserved_at_c0[0x8];
714
	u8         log_max_cq_sz[0x8];
715
	u8         reserved_at_d0[0xb];
716 717 718
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
719
	u8         reserved_at_e8[0x2];
720
	u8         log_max_mkey[0x6];
721
	u8         reserved_at_f0[0xc];
722 723 724
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
725
	u8         reserved_at_108[0x1];
726
	u8         log_max_mrw_sz[0x7];
727
	u8         reserved_at_110[0x2];
728
	u8         log_max_bsf_list_size[0x6];
729
	u8         reserved_at_118[0x2];
730 731
	u8         log_max_klm_list_size[0x6];

732
	u8         reserved_at_120[0xa];
733
	u8         log_max_ra_req_dc[0x6];
734
	u8         reserved_at_130[0xa];
735 736
	u8         log_max_ra_res_dc[0x6];

737
	u8         reserved_at_140[0xa];
738
	u8         log_max_ra_req_qp[0x6];
739
	u8         reserved_at_150[0xa];
740 741 742 743 744
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
745
	u8         reserved_at_163[0xd];
746
	u8         gid_table_size[0x10];
747

748 749
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
750
	u8         reserved_at_182[0x4];
751 752 753
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

754 755 756 757
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
758
	u8         reserved_at_1a4[0x1];
759 760
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
761
	u8         eswitch_flow_table[0x1];
762 763
	u8	   early_vf_enable[0x1];
	u8         reserved_at_1a9[0x2];
764
	u8         local_ca_ack_delay[0x5];
765 766 767 768 769
	u8         reserved_at_1af[0x2];
	u8         ports_check[0x1];
	u8         reserved_at_1b2[0x1];
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
770
	u8         port_type[0x2];
771 772
	u8         num_ports[0x8];

773
	u8         reserved_at_1c0[0x3];
774
	u8         log_max_msg[0x5];
775
	u8         reserved_at_1c8[0x4];
776
	u8         max_tc[0x4];
777
	u8         reserved_at_1d0[0x6];
T
Tariq Toukan 已提交
778 779
	u8         rol_s[0x1];
	u8         rol_g[0x1];
780
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
781 782 783 784 785 786 787
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
788 789

	u8         stat_rate_support[0x10];
790
	u8         reserved_at_1f0[0xc];
791
	u8         cqe_version[0x4];
792

793
	u8         compact_address_vector[0x1];
794 795
	u8         striding_rq[0x1];
	u8         reserved_at_201[0x2];
796
	u8         ipoib_basic_offloads[0x1];
797
	u8         reserved_at_205[0xa];
798
	u8         drain_sigerr[0x1];
799 800
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
801
	u8         reserved_at_213[0x1];
802 803
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
804
	u8         reserved_at_216[0x1];
805 806 807
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
808
	u8         dct[0x1];
809
	u8         reserved_at_21b[0x1];
810
	u8         eth_net_offloads[0x1];
811 812
	u8         roce[0x1];
	u8         atomic[0x1];
813
	u8         reserved_at_21f[0x1];
814 815 816 817

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
818
	u8         reserved_at_223[0x3];
819
	u8         cq_eq_remap[0x1];
820 821
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
822
	u8         reserved_at_229[0x1];
823
	u8         scqe_break_moderation[0x1];
824
	u8         cq_period_start_from_cqe[0x1];
825
	u8         cd[0x1];
826
	u8         reserved_at_22d[0x1];
827
	u8         apm[0x1];
828
	u8         vector_calc[0x1];
829
	u8         umr_ptr_rlky[0x1];
830
	u8	   imaicl[0x1];
831
	u8         reserved_at_232[0x4];
832 833
	u8         qkv[0x1];
	u8         pkv[0x1];
834 835
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
836 837 838 839 840
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

841
	u8         reserved_at_240[0xa];
842
	u8         uar_sz[0x6];
843
	u8         reserved_at_250[0x8];
844 845 846
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
847
	u8         reserved_at_261[0x1];
848
	u8         pad_tx_eth_packet[0x1];
849
	u8         reserved_at_263[0x8];
850
	u8         log_bf_reg_size[0x5];
851
	u8         reserved_at_270[0x10];
852

853
	u8         reserved_at_280[0x10];
854 855
	u8         max_wqe_sz_sq[0x10];

856
	u8         reserved_at_2a0[0x10];
857 858
	u8         max_wqe_sz_rq[0x10];

859
	u8         reserved_at_2c0[0x10];
860 861
	u8         max_wqe_sz_sq_dc[0x10];

862
	u8         reserved_at_2e0[0x7];
863 864
	u8         max_qp_mcg[0x19];

865
	u8         reserved_at_300[0x18];
866 867
	u8         log_max_mcg[0x8];

868
	u8         reserved_at_320[0x3];
869
	u8         log_max_transport_domain[0x5];
870
	u8         reserved_at_328[0x3];
871
	u8         log_max_pd[0x5];
872
	u8         reserved_at_330[0xb];
873 874
	u8         log_max_xrcd[0x5];

875
	u8         reserved_at_340[0x20];
876

877
	u8         reserved_at_360[0x3];
878
	u8         log_max_rq[0x5];
879
	u8         reserved_at_368[0x3];
880
	u8         log_max_sq[0x5];
881
	u8         reserved_at_370[0x3];
882
	u8         log_max_tir[0x5];
883
	u8         reserved_at_378[0x3];
884 885
	u8         log_max_tis[0x5];

886
	u8         basic_cyclic_rcv_wqe[0x1];
887
	u8         reserved_at_381[0x2];
888
	u8         log_max_rmp[0x5];
889
	u8         reserved_at_388[0x3];
890
	u8         log_max_rqt[0x5];
891
	u8         reserved_at_390[0x3];
892
	u8         log_max_rqt_size[0x5];
893
	u8         reserved_at_398[0x3];
894 895
	u8         log_max_tis_per_sq[0x5];

896
	u8         reserved_at_3a0[0x3];
897
	u8         log_max_stride_sz_rq[0x5];
898
	u8         reserved_at_3a8[0x3];
899
	u8         log_min_stride_sz_rq[0x5];
900
	u8         reserved_at_3b0[0x3];
901
	u8         log_max_stride_sz_sq[0x5];
902
	u8         reserved_at_3b8[0x3];
903 904
	u8         log_min_stride_sz_sq[0x5];

905
	u8         reserved_at_3c0[0x1b];
906 907
	u8         log_max_wq_sz[0x5];

908
	u8         nic_vport_change_event[0x1];
909
	u8         reserved_at_3e1[0xa];
910
	u8         log_max_vlan_list[0x5];
911
	u8         reserved_at_3f0[0x3];
912
	u8         log_max_current_mc_list[0x5];
913
	u8         reserved_at_3f8[0x3];
914 915
	u8         log_max_current_uc_list[0x5];

916
	u8         reserved_at_400[0x80];
917

918
	u8         reserved_at_480[0x3];
919
	u8         log_max_l2_table[0x5];
920
	u8         reserved_at_488[0x8];
921 922
	u8         log_uar_page_sz[0x10];

923
	u8         reserved_at_4a0[0x20];
924
	u8         device_frequency_mhz[0x20];
925
	u8         device_frequency_khz[0x20];
926 927 928 929

	u8         reserved_at_500[0x80];

	u8         reserved_at_580[0x3f];
930
	u8         cqe_compression[0x1];
931

932 933
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
934

935
	u8         reserved_at_5e0[0x220];
936 937
};

938 939 940 941
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
942 943

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
944
};
945

946 947 948
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
949

950
	u8         reserved_at_20[0x20];
951 952
};

953 954 955 956 957 958 959 960 961 962 963 964 965
struct mlx5_ifc_flow_counter_list_bits {
	u8         reserved_at_0[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

966 967 968 969 970 971
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
972

973
	u8         reserved_at_600[0xa00];
974 975
};

976 977 978 979 980 981 982
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
983

984 985 986 987 988
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
989

990 991 992
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
993 994
};

995 996 997 998 999 1000 1001 1002 1003 1004
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1005
	u8         reserved_at_8[0x18];
1006

1007 1008
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1009
	u8         reserved_at_24[0x7];
1010 1011
	u8         page_offset[0x5];
	u8         lwm[0x10];
1012

1013
	u8         reserved_at_40[0x8];
1014 1015
	u8         pd[0x18];

1016
	u8         reserved_at_60[0x8];
1017 1018 1019 1020 1021 1022 1023 1024
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1025
	u8         reserved_at_100[0xc];
1026
	u8         log_wq_stride[0x4];
1027
	u8         reserved_at_110[0x3];
1028
	u8         log_wq_pg_sz[0x5];
1029
	u8         reserved_at_118[0x3];
1030 1031
	u8         log_wq_sz[0x5];

1032 1033 1034 1035 1036 1037 1038
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1039

1040
	struct mlx5_ifc_cmd_pas_bits pas[0];
1041 1042
};

1043
struct mlx5_ifc_rq_num_bits {
1044
	u8         reserved_at_0[0x8];
1045 1046
	u8         rq_num[0x18];
};
1047

1048
struct mlx5_ifc_mac_address_layout_bits {
1049
	u8         reserved_at_0[0x10];
1050
	u8         mac_addr_47_32[0x10];
1051

1052 1053 1054
	u8         mac_addr_31_0[0x20];
};

1055
struct mlx5_ifc_vlan_layout_bits {
1056
	u8         reserved_at_0[0x14];
1057 1058
	u8         vlan[0x0c];

1059
	u8         reserved_at_20[0x20];
1060 1061
};

1062
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1063
	u8         reserved_at_0[0xa0];
1064 1065 1066

	u8         min_time_between_cnps[0x20];

1067
	u8         reserved_at_c0[0x12];
1068
	u8         cnp_dscp[0x6];
1069
	u8         reserved_at_d8[0x5];
1070 1071
	u8         cnp_802p_prio[0x3];

1072
	u8         reserved_at_e0[0x720];
1073 1074 1075
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1076
	u8         reserved_at_0[0x60];
1077

1078
	u8         reserved_at_60[0x4];
1079
	u8         clamp_tgt_rate[0x1];
1080
	u8         reserved_at_65[0x3];
1081
	u8         clamp_tgt_rate_after_time_inc[0x1];
1082
	u8         reserved_at_69[0x17];
1083

1084
	u8         reserved_at_80[0x20];
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1104
	u8         reserved_at_1c0[0xe0];
1105 1106 1107 1108 1109 1110 1111 1112 1113

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1114
	u8         reserved_at_320[0x20];
1115 1116 1117

	u8         initial_alpha_value[0x20];

1118
	u8         reserved_at_360[0x4a0];
1119 1120 1121
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1122
	u8         reserved_at_0[0x80];
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1144
	u8         reserved_at_1c0[0x640];
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1294
	u8         reserved_at_640[0x180];
1295 1296
};

1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1327 1328 1329 1330 1331
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1332
	u8         reserved_at_40[0x780];
1333 1334 1335 1336 1337 1338 1339
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1340
	u8         reserved_at_40[0xc0];
1341 1342 1343 1344 1345 1346 1347 1348 1349

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1350
	u8         reserved_at_180[0xc0];
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1376
	u8         reserved_at_3c0[0x400];
1377 1378 1379 1380 1381 1382 1383
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1384
	u8         reserved_at_40[0x780];
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1452
	u8         reserved_at_400[0x3c0];
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1540
	u8         reserved_at_540[0x280];
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1596
	u8         reserved_at_340[0x480];
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1676
	u8         reserved_at_4c0[0x300];
1677 1678 1679 1680 1681
};

struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1682
	u8         reserved_at_20[0xc0];
1683 1684 1685
};

struct mlx5_ifc_stall_vl_event_bits {
1686
	u8         reserved_at_0[0x18];
1687
	u8         port_num[0x1];
1688
	u8         reserved_at_19[0x3];
1689 1690
	u8         vl[0x4];

1691
	u8         reserved_at_20[0xa0];
1692 1693 1694 1695
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1696
	u8         reserved_at_8[0x8];
1697
	u8         congestion_level[0x8];
1698
	u8         reserved_at_18[0x8];
1699

1700
	u8         reserved_at_20[0xa0];
1701 1702 1703
};

struct mlx5_ifc_gpio_event_bits {
1704
	u8         reserved_at_0[0x60];
1705 1706 1707 1708 1709

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1710
	u8         reserved_at_a0[0x40];
1711 1712 1713
};

struct mlx5_ifc_port_state_change_event_bits {
1714
	u8         reserved_at_0[0x40];
1715 1716

	u8         port_num[0x4];
1717
	u8         reserved_at_44[0x1c];
1718

1719
	u8         reserved_at_60[0x80];
1720 1721 1722
};

struct mlx5_ifc_dropped_packet_logged_bits {
1723
	u8         reserved_at_0[0xe0];
1724 1725 1726 1727 1728 1729 1730 1731
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1732
	u8         reserved_at_0[0x8];
1733 1734
	u8         cqn[0x18];

1735
	u8         reserved_at_20[0x20];
1736

1737
	u8         reserved_at_40[0x18];
1738 1739
	u8         syndrome[0x8];

1740
	u8         reserved_at_60[0x80];
1741 1742 1743 1744 1745 1746 1747
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1748
	u8         reserved_at_40[0x10];
1749 1750 1751 1752 1753 1754
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1755
	u8         reserved_at_c0[0x5];
1756 1757 1758 1759 1760 1761 1762 1763 1764
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1765
	u8         reserved_at_20[0x10];
1766 1767
	u8         wqe_index[0x10];

1768
	u8         reserved_at_40[0x10];
1769 1770
	u8         len[0x10];

1771
	u8         reserved_at_60[0x60];
1772

1773
	u8         reserved_at_c0[0x5];
1774 1775 1776 1777 1778 1779 1780
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1781
	u8         reserved_at_0[0xa0];
1782 1783

	u8         type[0x8];
1784
	u8         reserved_at_a8[0x18];
1785

1786
	u8         reserved_at_c0[0x8];
1787 1788 1789 1790
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1791
	u8         reserved_at_0[0xc0];
1792

1793
	u8         reserved_at_c0[0x8];
1794 1795 1796 1797
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1798
	u8         reserved_at_0[0xc0];
1799

1800
	u8         reserved_at_c0[0x8];
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
1873
	u8         reserved_at_4[0x4];
1874
	u8         st[0x8];
1875
	u8         reserved_at_10[0x3];
1876
	u8         pm_state[0x2];
1877
	u8         reserved_at_15[0x7];
1878
	u8         end_padding_mode[0x2];
1879
	u8         reserved_at_1e[0x2];
1880 1881 1882 1883 1884

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
1885
	u8         reserved_at_24[0x1];
1886
	u8         drain_sigerr[0x1];
1887
	u8         reserved_at_26[0x2];
1888 1889 1890 1891
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
1892
	u8         reserved_at_48[0x1];
1893 1894 1895 1896
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
1897
	u8         reserved_at_55[0x6];
1898
	u8         rlky[0x1];
1899
	u8         ulp_stateless_offload_mode[0x4];
1900 1901 1902 1903

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

1904
	u8         reserved_at_80[0x8];
1905 1906
	u8         user_index[0x18];

1907
	u8         reserved_at_a0[0x3];
1908 1909 1910 1911 1912 1913 1914 1915
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
1916
	u8         reserved_at_384[0x4];
1917
	u8         log_sra_max[0x3];
1918
	u8         reserved_at_38b[0x2];
1919 1920
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
1921
	u8         reserved_at_393[0x1];
1922 1923 1924
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
1925
	u8         reserved_at_39b[0x5];
1926

1927
	u8         reserved_at_3a0[0x20];
1928

1929
	u8         reserved_at_3c0[0x8];
1930 1931
	u8         next_send_psn[0x18];

1932
	u8         reserved_at_3e0[0x8];
1933 1934
	u8         cqn_snd[0x18];

1935
	u8         reserved_at_400[0x40];
1936

1937
	u8         reserved_at_440[0x8];
1938 1939
	u8         last_acked_psn[0x18];

1940
	u8         reserved_at_460[0x8];
1941 1942
	u8         ssn[0x18];

1943
	u8         reserved_at_480[0x8];
1944
	u8         log_rra_max[0x3];
1945
	u8         reserved_at_48b[0x1];
1946 1947 1948 1949
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
1950
	u8         reserved_at_493[0x1];
1951
	u8         page_offset[0x6];
1952
	u8         reserved_at_49a[0x3];
1953 1954 1955 1956
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

1957
	u8         reserved_at_4a0[0x3];
1958 1959 1960
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

1961
	u8         reserved_at_4c0[0x8];
1962 1963
	u8         xrcd[0x18];

1964
	u8         reserved_at_4e0[0x8];
1965 1966 1967 1968 1969 1970
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

1971
	u8         reserved_at_560[0x5];
1972 1973 1974
	u8         rq_type[0x3];
	u8         srqn_rmpn[0x18];

1975
	u8         reserved_at_580[0x8];
1976 1977 1978 1979 1980 1981 1982 1983 1984
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

1985
	u8         reserved_at_600[0x20];
1986

1987
	u8         reserved_at_620[0xf];
1988 1989 1990 1991 1992 1993
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

1994
	u8         reserved_at_680[0xc0];
1995 1996 1997 1998 1999
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2000
	u8         reserved_at_80[0x3];
2001 2002 2003 2004 2005 2006
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2007
	u8         reserved_at_c0[0x14];
2008 2009 2010
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2011
	u8         reserved_at_e0[0x20];
2012 2013 2014 2015 2016 2017 2018 2019 2020
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2021
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2022
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2023
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
2024
	u8         reserved_at_0[0x8000];
2025 2026 2027 2028 2029 2030
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2031
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2032 2033 2034
};

struct mlx5_ifc_flow_context_bits {
2035
	u8         reserved_at_0[0x20];
2036 2037 2038

	u8         group_id[0x20];

2039
	u8         reserved_at_40[0x8];
2040 2041
	u8         flow_tag[0x18];

2042
	u8         reserved_at_60[0x10];
2043 2044
	u8         action[0x10];

2045
	u8         reserved_at_80[0x8];
2046 2047
	u8         destination_list_size[0x18];

2048 2049 2050 2051
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

	u8         reserved_at_c0[0x140];
2052 2053 2054

	struct mlx5_ifc_fte_match_param_bits match_value;

2055
	u8         reserved_at_1200[0x600];
2056

2057
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2068
	u8         reserved_at_8[0x18];
2069 2070 2071

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2072
	u8         reserved_at_22[0x1];
2073 2074 2075 2076 2077 2078
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2079
	u8         reserved_at_46[0x2];
2080 2081
	u8         cqn[0x18];

2082
	u8         reserved_at_60[0x20];
2083 2084

	u8         user_index_equal_xrc_srqn[0x1];
2085
	u8         reserved_at_81[0x1];
2086 2087 2088
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2089
	u8         reserved_at_a0[0x20];
2090

2091
	u8         reserved_at_c0[0x8];
2092 2093 2094 2095 2096
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2097
	u8         reserved_at_100[0x40];
2098 2099 2100 2101

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2102
	u8         reserved_at_17e[0x2];
2103

2104
	u8         reserved_at_180[0x80];
2105 2106 2107 2108 2109 2110 2111 2112 2113
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2114
	u8         reserved_at_0[0xc];
2115
	u8         prio[0x4];
2116
	u8         reserved_at_10[0x10];
2117

2118
	u8         reserved_at_20[0x100];
2119

2120
	u8         reserved_at_120[0x8];
2121 2122
	u8         transport_domain[0x18];

2123
	u8         reserved_at_140[0x3c0];
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2137 2138 2139
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2140 2141 2142 2143 2144 2145 2146 2147
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2148
	u8         reserved_at_0[0x20];
2149 2150

	u8         disp_type[0x4];
2151
	u8         reserved_at_24[0x1c];
2152

2153
	u8         reserved_at_40[0x40];
2154

2155
	u8         reserved_at_80[0x4];
2156 2157 2158 2159
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2160
	u8         reserved_at_a0[0x40];
2161

2162
	u8         reserved_at_e0[0x8];
2163 2164 2165
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2166
	u8         reserved_at_101[0x1];
2167
	u8         tunneled_offload_en[0x1];
2168
	u8         reserved_at_103[0x5];
2169 2170 2171
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2172
	u8         reserved_at_124[0x2];
2173 2174 2175 2176 2177 2178 2179 2180 2181
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2182
	u8         reserved_at_2c0[0x4c0];
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2193
	u8         reserved_at_8[0x18];
2194 2195 2196

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2197
	u8         reserved_at_22[0x1];
2198
	u8         rlky[0x1];
2199
	u8         reserved_at_24[0x1];
2200 2201 2202 2203
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2204
	u8         reserved_at_46[0x2];
2205 2206
	u8         cqn[0x18];

2207
	u8         reserved_at_60[0x20];
2208

2209
	u8         reserved_at_80[0x2];
2210
	u8         log_page_size[0x6];
2211
	u8         reserved_at_88[0x18];
2212

2213
	u8         reserved_at_a0[0x20];
2214

2215
	u8         reserved_at_c0[0x8];
2216 2217 2218 2219 2220
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2221
	u8         reserved_at_100[0x40];
2222

2223
	u8         dbr_addr[0x40];
2224

2225
	u8         reserved_at_180[0x80];
2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2239
	u8         reserved_at_4[0x4];
2240
	u8         state[0x4];
2241 2242
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2243

2244
	u8         reserved_at_20[0x8];
2245 2246
	u8         user_index[0x18];

2247
	u8         reserved_at_40[0x8];
2248 2249
	u8         cqn[0x18];

2250
	u8         reserved_at_60[0xa0];
2251 2252

	u8         tis_lst_sz[0x10];
2253
	u8         reserved_at_110[0x10];
2254

2255
	u8         reserved_at_120[0x40];
2256

2257
	u8         reserved_at_160[0x8];
2258 2259 2260 2261 2262 2263
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_rqtc_bits {
2264
	u8         reserved_at_0[0xa0];
2265

2266
	u8         reserved_at_a0[0x10];
2267 2268
	u8         rqt_max_size[0x10];

2269
	u8         reserved_at_c0[0x10];
2270 2271
	u8         rqt_actual_size[0x10];

2272
	u8         reserved_at_e0[0x6a0];
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2290 2291
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2292 2293 2294
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2295
	u8         reserved_at_c[0x1];
2296
	u8         flush_in_error_en[0x1];
2297
	u8         reserved_at_e[0x12];
2298

2299
	u8         reserved_at_20[0x8];
2300 2301
	u8         user_index[0x18];

2302
	u8         reserved_at_40[0x8];
2303 2304 2305
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2306
	u8         reserved_at_68[0x18];
2307

2308
	u8         reserved_at_80[0x8];
2309 2310
	u8         rmpn[0x18];

2311
	u8         reserved_at_a0[0xe0];
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2322
	u8         reserved_at_0[0x8];
2323
	u8         state[0x4];
2324
	u8         reserved_at_c[0x14];
2325 2326

	u8         basic_cyclic_rcv_wqe[0x1];
2327
	u8         reserved_at_21[0x1f];
2328

2329
	u8         reserved_at_40[0x140];
2330 2331 2332 2333 2334

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2335
	u8         reserved_at_0[0x1f];
2336 2337
	u8         roce_en[0x1];

2338
	u8         arm_change_event[0x1];
2339
	u8         reserved_at_21[0x1a];
2340 2341 2342 2343 2344
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2345

2346
	u8         reserved_at_40[0xf0];
2347 2348 2349

	u8         mtu[0x10];

2350 2351 2352 2353
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2354
	u8         reserved_at_200[0x140];
2355
	u8         qkey_violation_counter[0x10];
2356
	u8         reserved_at_350[0x430];
2357 2358 2359 2360

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2361
	u8         reserved_at_783[0x2];
2362
	u8         allowed_list_type[0x3];
2363
	u8         reserved_at_788[0xc];
2364 2365 2366 2367
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2368
	u8         reserved_at_7e0[0x20];
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
};

struct mlx5_ifc_mkc_bits {
2380
	u8         reserved_at_0[0x1];
2381
	u8         free[0x1];
2382
	u8         reserved_at_2[0xd];
2383 2384 2385 2386 2387 2388 2389 2390
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2391
	u8         reserved_at_18[0x8];
2392 2393 2394 2395

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2396
	u8         reserved_at_40[0x20];
2397 2398 2399 2400

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2401
	u8         reserved_at_63[0x2];
2402
	u8         expected_sigerr_count[0x1];
2403
	u8         reserved_at_66[0x1];
2404 2405 2406 2407 2408 2409 2410 2411 2412
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2413
	u8         reserved_at_120[0x80];
2414 2415 2416

	u8         translations_octword_size[0x20];

2417
	u8         reserved_at_1c0[0x1b];
2418 2419
	u8         log_page_size[0x5];

2420
	u8         reserved_at_1e0[0x20];
2421 2422 2423
};

struct mlx5_ifc_pkey_bits {
2424
	u8         reserved_at_0[0x10];
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2435
	u8         reserved_at_20[0xe0];
2436 2437 2438 2439 2440

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2441
	u8         reserved_at_104[0xc];
2442 2443 2444
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2445 2446
	u8         vport_state[0x4];

2447
	u8         reserved_at_120[0x20];
2448 2449

	u8         system_image_guid[0x40];
2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2463
	u8         reserved_at_280[0x80];
2464 2465

	u8         lid[0x10];
2466
	u8         reserved_at_310[0x4];
2467 2468 2469 2470 2471 2472
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2473
	u8         reserved_at_334[0xc];
2474 2475 2476 2477

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2478
	u8         reserved_at_360[0xca0];
2479 2480
};

2481
struct mlx5_ifc_esw_vport_context_bits {
2482
	u8         reserved_at_0[0x3];
2483 2484 2485 2486
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2487
	u8         reserved_at_8[0x18];
2488

2489
	u8         reserved_at_20[0x20];
2490 2491 2492 2493 2494 2495 2496 2497

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2498
	u8         reserved_at_60[0x7a0];
2499 2500
};

2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2513
	u8         reserved_at_4[0x9];
2514 2515
	u8         ec[0x1];
	u8         oi[0x1];
2516
	u8         reserved_at_f[0x5];
2517
	u8         st[0x4];
2518
	u8         reserved_at_18[0x8];
2519

2520
	u8         reserved_at_20[0x20];
2521

2522
	u8         reserved_at_40[0x14];
2523
	u8         page_offset[0x6];
2524
	u8         reserved_at_5a[0x6];
2525

2526
	u8         reserved_at_60[0x3];
2527 2528 2529
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2530
	u8         reserved_at_80[0x20];
2531

2532
	u8         reserved_at_a0[0x18];
2533 2534
	u8         intr[0x8];

2535
	u8         reserved_at_c0[0x3];
2536
	u8         log_page_size[0x5];
2537
	u8         reserved_at_c8[0x18];
2538

2539
	u8         reserved_at_e0[0x60];
2540

2541
	u8         reserved_at_140[0x8];
2542 2543
	u8         consumer_counter[0x18];

2544
	u8         reserved_at_160[0x8];
2545 2546
	u8         producer_counter[0x18];

2547
	u8         reserved_at_180[0x80];
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2571
	u8         reserved_at_0[0x4];
2572
	u8         state[0x4];
2573
	u8         reserved_at_8[0x18];
2574

2575
	u8         reserved_at_20[0x8];
2576 2577
	u8         user_index[0x18];

2578
	u8         reserved_at_40[0x8];
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2590
	u8         reserved_at_73[0xd];
2591

2592
	u8         reserved_at_80[0x8];
2593
	u8         cs_res[0x8];
2594
	u8         reserved_at_90[0x3];
2595
	u8         min_rnr_nak[0x5];
2596
	u8         reserved_at_98[0x8];
2597

2598
	u8         reserved_at_a0[0x8];
2599 2600
	u8         srqn[0x18];

2601
	u8         reserved_at_c0[0x8];
2602 2603 2604
	u8         pd[0x18];

	u8         tclass[0x8];
2605
	u8         reserved_at_e8[0x4];
2606 2607 2608 2609
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2610
	u8         reserved_at_140[0x5];
2611 2612 2613 2614
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2615
	u8         reserved_at_160[0x8];
2616
	u8         my_addr_index[0x8];
2617
	u8         reserved_at_170[0x8];
2618 2619 2620 2621
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2622
	u8         reserved_at_1a0[0x14];
2623 2624 2625 2626 2627
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2628
	u8         reserved_at_1c0[0x40];
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2648 2649 2650 2651 2652
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
};

2653 2654
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2655
	u8         reserved_at_4[0x4];
2656 2657
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2658
	u8         reserved_at_c[0x1];
2659 2660
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2661 2662
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2663 2664
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2665
	u8         reserved_at_18[0x8];
2666

2667
	u8         reserved_at_20[0x20];
2668

2669
	u8         reserved_at_40[0x14];
2670
	u8         page_offset[0x6];
2671
	u8         reserved_at_5a[0x6];
2672

2673
	u8         reserved_at_60[0x3];
2674 2675 2676
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2677
	u8         reserved_at_80[0x4];
2678 2679 2680
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2681
	u8         reserved_at_a0[0x18];
2682 2683
	u8         c_eqn[0x8];

2684
	u8         reserved_at_c0[0x3];
2685
	u8         log_page_size[0x5];
2686
	u8         reserved_at_c8[0x18];
2687

2688
	u8         reserved_at_e0[0x20];
2689

2690
	u8         reserved_at_100[0x8];
2691 2692
	u8         last_notified_index[0x18];

2693
	u8         reserved_at_120[0x8];
2694 2695
	u8         last_solicit_index[0x18];

2696
	u8         reserved_at_140[0x8];
2697 2698
	u8         consumer_counter[0x18];

2699
	u8         reserved_at_160[0x8];
2700 2701
	u8         producer_counter[0x18];

2702
	u8         reserved_at_180[0x40];
2703 2704 2705 2706 2707 2708 2709 2710

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2711
	u8         reserved_at_0[0x800];
2712 2713 2714
};

struct mlx5_ifc_query_adapter_param_block_bits {
2715
	u8         reserved_at_0[0xc0];
2716

2717
	u8         reserved_at_c0[0x8];
2718 2719
	u8         ieee_vendor_id[0x18];

2720
	u8         reserved_at_e0[0x10];
2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2731
	u8         reserved_at_0[0x20];
2732 2733 2734 2735 2736 2737
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2738
	u8         reserved_at_0[0x20];
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2749
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2750
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2751
	u8         reserved_at_0[0x7c0];
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
};

union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
2767
	u8         reserved_at_0[0xe0];
2768 2769 2770
};

struct mlx5_ifc_health_buffer_bits {
2771
	u8         reserved_at_0[0x100];
2772 2773 2774 2775 2776

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

2777
	u8         reserved_at_140[0x40];
2778 2779 2780 2781 2782

	u8         fw_version[0x20];

	u8         hw_id[0x20];

2783
	u8         reserved_at_1c0[0x20];
2784 2785 2786 2787 2788 2789 2790 2791

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
2792
	u8         reserved_at_1[0x7];
2793
	u8         port[0x8];
2794
	u8         reserved_at_10[0x10];
2795

2796
	u8         reserved_at_20[0x60];
2797 2798 2799 2800
};

struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
2801
	u8         reserved_at_8[0x18];
2802 2803 2804

	u8         syndrome[0x20];

2805
	u8         reserved_at_40[0x40];
2806 2807 2808 2809 2810 2811 2812 2813 2814
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
2815
	u8         reserved_at_10[0x10];
2816

2817
	u8         reserved_at_20[0x10];
2818 2819
	u8         op_mod[0x10];

2820
	u8         reserved_at_40[0x10];
2821 2822
	u8         profile[0x10];

2823
	u8         reserved_at_60[0x20];
2824 2825 2826 2827
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
2828
	u8         reserved_at_8[0x18];
2829 2830 2831

	u8         syndrome[0x20];

2832
	u8         reserved_at_40[0x40];
2833 2834 2835 2836
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
2837
	u8         reserved_at_10[0x10];
2838

2839
	u8         reserved_at_20[0x10];
2840 2841
	u8         op_mod[0x10];

2842
	u8         reserved_at_40[0x8];
2843 2844
	u8         qpn[0x18];

2845
	u8         reserved_at_60[0x20];
2846 2847 2848

	u8         opt_param_mask[0x20];

2849
	u8         reserved_at_a0[0x20];
2850 2851 2852

	struct mlx5_ifc_qpc_bits qpc;

2853
	u8         reserved_at_800[0x80];
2854 2855 2856 2857
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
2858
	u8         reserved_at_8[0x18];
2859 2860 2861

	u8         syndrome[0x20];

2862
	u8         reserved_at_40[0x40];
2863 2864 2865 2866
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
2867
	u8         reserved_at_10[0x10];
2868

2869
	u8         reserved_at_20[0x10];
2870 2871
	u8         op_mod[0x10];

2872
	u8         reserved_at_40[0x8];
2873 2874
	u8         qpn[0x18];

2875
	u8         reserved_at_60[0x20];
2876 2877 2878

	u8         opt_param_mask[0x20];

2879
	u8         reserved_at_a0[0x20];
2880 2881 2882

	struct mlx5_ifc_qpc_bits qpc;

2883
	u8         reserved_at_800[0x80];
2884 2885 2886 2887
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
2888
	u8         reserved_at_8[0x18];
2889 2890 2891

	u8         syndrome[0x20];

2892
	u8         reserved_at_40[0x40];
2893 2894 2895 2896
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
2897
	u8         reserved_at_10[0x10];
2898

2899
	u8         reserved_at_20[0x10];
2900 2901 2902
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
2903
	u8         reserved_at_50[0x10];
2904

2905
	u8         reserved_at_60[0x20];
2906 2907 2908 2909 2910 2911

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
2912
	u8         reserved_at_8[0x18];
2913 2914 2915

	u8         syndrome[0x20];

2916
	u8         reserved_at_40[0x40];
2917 2918 2919 2920 2921 2922 2923 2924 2925
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
2926
	u8         reserved_at_10[0x10];
2927

2928
	u8         reserved_at_20[0x10];
2929 2930
	u8         op_mod[0x10];

2931
	u8         reserved_at_40[0x20];
2932

2933
	u8         reserved_at_60[0x6];
2934
	u8         demux_mode[0x2];
2935
	u8         reserved_at_68[0x18];
2936 2937 2938 2939
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
2940
	u8         reserved_at_8[0x18];
2941 2942 2943

	u8         syndrome[0x20];

2944
	u8         reserved_at_40[0x40];
2945 2946 2947 2948
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
2949
	u8         reserved_at_10[0x10];
2950

2951
	u8         reserved_at_20[0x10];
2952 2953
	u8         op_mod[0x10];

2954
	u8         reserved_at_40[0x60];
2955

2956
	u8         reserved_at_a0[0x8];
2957 2958
	u8         table_index[0x18];

2959
	u8         reserved_at_c0[0x20];
2960

2961
	u8         reserved_at_e0[0x13];
2962 2963 2964 2965 2966
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

2967
	u8         reserved_at_140[0xc0];
2968 2969 2970 2971
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
2972
	u8         reserved_at_8[0x18];
2973 2974 2975

	u8         syndrome[0x20];

2976
	u8         reserved_at_40[0x40];
2977 2978 2979 2980
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
2981
	u8         reserved_at_10[0x10];
2982

2983
	u8         reserved_at_20[0x10];
2984 2985
	u8         op_mod[0x10];

2986
	u8         reserved_at_40[0x10];
2987 2988
	u8         current_issi[0x10];

2989
	u8         reserved_at_60[0x20];
2990 2991 2992 2993
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
2994
	u8         reserved_at_8[0x18];
2995 2996 2997

	u8         syndrome[0x20];

2998
	u8         reserved_at_40[0x40];
2999 3000 3001 3002
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3003
	u8         reserved_at_10[0x10];
3004

3005
	u8         reserved_at_20[0x10];
3006 3007
	u8         op_mod[0x10];

3008
	u8         reserved_at_40[0x40];
3009 3010 3011 3012

	union mlx5_ifc_hca_cap_union_bits capability;
};

3013 3014 3015 3016 3017 3018 3019
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3020 3021
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3022
	u8         reserved_at_8[0x18];
3023 3024 3025

	u8         syndrome[0x20];

3026
	u8         reserved_at_40[0x40];
3027 3028 3029 3030
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3031
	u8         reserved_at_10[0x10];
3032

3033
	u8         reserved_at_20[0x10];
3034 3035
	u8         op_mod[0x10];

3036 3037 3038 3039 3040
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3041 3042

	u8         table_type[0x8];
3043
	u8         reserved_at_88[0x18];
3044

3045
	u8         reserved_at_a0[0x8];
3046 3047
	u8         table_id[0x18];

3048
	u8         reserved_at_c0[0x18];
3049 3050
	u8         modify_enable_mask[0x8];

3051
	u8         reserved_at_e0[0x20];
3052 3053 3054

	u8         flow_index[0x20];

3055
	u8         reserved_at_120[0xe0];
3056 3057 3058 3059 3060 3061

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3062
	u8         reserved_at_8[0x18];
3063 3064 3065

	u8         syndrome[0x20];

3066
	u8         reserved_at_40[0x40];
3067 3068 3069 3070
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3071
	u8         reserved_at_10[0x10];
3072

3073
	u8         reserved_at_20[0x10];
3074 3075
	u8         op_mod[0x10];

3076
	u8         reserved_at_40[0x8];
3077 3078
	u8         qpn[0x18];

3079
	u8         reserved_at_60[0x20];
3080 3081 3082

	u8         opt_param_mask[0x20];

3083
	u8         reserved_at_a0[0x20];
3084 3085 3086

	struct mlx5_ifc_qpc_bits qpc;

3087
	u8         reserved_at_800[0x80];
3088 3089 3090 3091
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3092
	u8         reserved_at_8[0x18];
3093 3094 3095

	u8         syndrome[0x20];

3096
	u8         reserved_at_40[0x40];
3097 3098 3099 3100
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3101
	u8         reserved_at_10[0x10];
3102

3103
	u8         reserved_at_20[0x10];
3104 3105
	u8         op_mod[0x10];

3106
	u8         reserved_at_40[0x8];
3107 3108
	u8         qpn[0x18];

3109
	u8         reserved_at_60[0x20];
3110 3111 3112

	u8         opt_param_mask[0x20];

3113
	u8         reserved_at_a0[0x20];
3114 3115 3116

	struct mlx5_ifc_qpc_bits qpc;

3117
	u8         reserved_at_800[0x80];
3118 3119 3120 3121
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3122
	u8         reserved_at_8[0x18];
3123 3124 3125

	u8         syndrome[0x20];

3126
	u8         reserved_at_40[0x40];
3127 3128 3129 3130
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3131
	u8         reserved_at_10[0x10];
3132

3133
	u8         reserved_at_20[0x10];
3134 3135
	u8         op_mod[0x10];

3136
	u8         reserved_at_40[0x8];
3137 3138
	u8         qpn[0x18];

3139
	u8         reserved_at_60[0x20];
3140 3141 3142

	u8         opt_param_mask[0x20];

3143
	u8         reserved_at_a0[0x20];
3144 3145 3146

	struct mlx5_ifc_qpc_bits qpc;

3147
	u8         reserved_at_800[0x80];
3148 3149 3150 3151
};

struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3152
	u8         reserved_at_8[0x18];
3153 3154 3155

	u8         syndrome[0x20];

3156
	u8         reserved_at_40[0x40];
3157 3158 3159

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3160
	u8         reserved_at_280[0x600];
3161 3162 3163 3164 3165 3166

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3167
	u8         reserved_at_10[0x10];
3168

3169
	u8         reserved_at_20[0x10];
3170 3171
	u8         op_mod[0x10];

3172
	u8         reserved_at_40[0x8];
3173 3174
	u8         xrc_srqn[0x18];

3175
	u8         reserved_at_60[0x20];
3176 3177 3178 3179 3180 3181 3182 3183 3184
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3185
	u8         reserved_at_8[0x18];
3186 3187 3188

	u8         syndrome[0x20];

3189
	u8         reserved_at_40[0x20];
3190

3191
	u8         reserved_at_60[0x18];
3192 3193 3194 3195 3196 3197
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3198
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3199 3200 3201 3202
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3203
	u8         reserved_at_10[0x10];
3204

3205
	u8         reserved_at_20[0x10];
3206 3207 3208
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3209
	u8         reserved_at_41[0xf];
3210 3211
	u8         vport_number[0x10];

3212
	u8         reserved_at_60[0x20];
3213 3214 3215 3216
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3217
	u8         reserved_at_8[0x18];
3218 3219 3220

	u8         syndrome[0x20];

3221
	u8         reserved_at_40[0x40];
3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3247
	u8         reserved_at_680[0xa00];
3248 3249 3250 3251 3252 3253 3254 3255
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3256
	u8         reserved_at_10[0x10];
3257

3258
	u8         reserved_at_20[0x10];
3259 3260 3261
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3262 3263
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3264 3265
	u8         vport_number[0x10];

3266
	u8         reserved_at_60[0x60];
3267 3268

	u8         clear[0x1];
3269
	u8         reserved_at_c1[0x1f];
3270

3271
	u8         reserved_at_e0[0x20];
3272 3273 3274 3275
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3276
	u8         reserved_at_8[0x18];
3277 3278 3279

	u8         syndrome[0x20];

3280
	u8         reserved_at_40[0x40];
3281 3282 3283 3284 3285 3286

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3287
	u8         reserved_at_10[0x10];
3288

3289
	u8         reserved_at_20[0x10];
3290 3291
	u8         op_mod[0x10];

3292
	u8         reserved_at_40[0x8];
3293 3294
	u8         tisn[0x18];

3295
	u8         reserved_at_60[0x20];
3296 3297 3298 3299
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3300
	u8         reserved_at_8[0x18];
3301 3302 3303

	u8         syndrome[0x20];

3304
	u8         reserved_at_40[0xc0];
3305 3306 3307 3308 3309 3310

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3311
	u8         reserved_at_10[0x10];
3312

3313
	u8         reserved_at_20[0x10];
3314 3315
	u8         op_mod[0x10];

3316
	u8         reserved_at_40[0x8];
3317 3318
	u8         tirn[0x18];

3319
	u8         reserved_at_60[0x20];
3320 3321 3322 3323
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3324
	u8         reserved_at_8[0x18];
3325 3326 3327

	u8         syndrome[0x20];

3328
	u8         reserved_at_40[0x40];
3329 3330 3331

	struct mlx5_ifc_srqc_bits srq_context_entry;

3332
	u8         reserved_at_280[0x600];
3333 3334 3335 3336 3337 3338

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3339
	u8         reserved_at_10[0x10];
3340

3341
	u8         reserved_at_20[0x10];
3342 3343
	u8         op_mod[0x10];

3344
	u8         reserved_at_40[0x8];
3345 3346
	u8         srqn[0x18];

3347
	u8         reserved_at_60[0x20];
3348 3349 3350 3351
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3352
	u8         reserved_at_8[0x18];
3353 3354 3355

	u8         syndrome[0x20];

3356
	u8         reserved_at_40[0xc0];
3357 3358 3359 3360 3361 3362

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3363
	u8         reserved_at_10[0x10];
3364

3365
	u8         reserved_at_20[0x10];
3366 3367
	u8         op_mod[0x10];

3368
	u8         reserved_at_40[0x8];
3369 3370
	u8         sqn[0x18];

3371
	u8         reserved_at_60[0x20];
3372 3373 3374 3375
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3376
	u8         reserved_at_8[0x18];
3377 3378 3379

	u8         syndrome[0x20];

3380
	u8         reserved_at_40[0x20];
3381 3382 3383 3384 3385 3386

	u8         resd_lkey[0x20];
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3387
	u8         reserved_at_10[0x10];
3388

3389
	u8         reserved_at_20[0x10];
3390 3391
	u8         op_mod[0x10];

3392
	u8         reserved_at_40[0x40];
3393 3394 3395 3396
};

struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3397
	u8         reserved_at_8[0x18];
3398 3399 3400

	u8         syndrome[0x20];

3401
	u8         reserved_at_40[0xc0];
3402 3403 3404 3405 3406 3407

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3408
	u8         reserved_at_10[0x10];
3409

3410
	u8         reserved_at_20[0x10];
3411 3412
	u8         op_mod[0x10];

3413
	u8         reserved_at_40[0x8];
3414 3415
	u8         rqtn[0x18];

3416
	u8         reserved_at_60[0x20];
3417 3418 3419 3420
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3421
	u8         reserved_at_8[0x18];
3422 3423 3424

	u8         syndrome[0x20];

3425
	u8         reserved_at_40[0xc0];
3426 3427 3428 3429 3430 3431

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3432
	u8         reserved_at_10[0x10];
3433

3434
	u8         reserved_at_20[0x10];
3435 3436
	u8         op_mod[0x10];

3437
	u8         reserved_at_40[0x8];
3438 3439
	u8         rqn[0x18];

3440
	u8         reserved_at_60[0x20];
3441 3442 3443 3444
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3445
	u8         reserved_at_8[0x18];
3446 3447 3448

	u8         syndrome[0x20];

3449
	u8         reserved_at_40[0x40];
3450 3451 3452 3453 3454 3455

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3456
	u8         reserved_at_10[0x10];
3457

3458
	u8         reserved_at_20[0x10];
3459 3460 3461
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3462
	u8         reserved_at_50[0x10];
3463

3464
	u8         reserved_at_60[0x20];
3465 3466 3467 3468
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3469
	u8         reserved_at_8[0x18];
3470 3471 3472

	u8         syndrome[0x20];

3473
	u8         reserved_at_40[0xc0];
3474 3475 3476 3477 3478 3479

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3480
	u8         reserved_at_10[0x10];
3481

3482
	u8         reserved_at_20[0x10];
3483 3484
	u8         op_mod[0x10];

3485
	u8         reserved_at_40[0x8];
3486 3487
	u8         rmpn[0x18];

3488
	u8         reserved_at_60[0x20];
3489 3490 3491 3492
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3493
	u8         reserved_at_8[0x18];
3494 3495 3496

	u8         syndrome[0x20];

3497
	u8         reserved_at_40[0x40];
3498 3499 3500

	u8         opt_param_mask[0x20];

3501
	u8         reserved_at_a0[0x20];
3502 3503 3504

	struct mlx5_ifc_qpc_bits qpc;

3505
	u8         reserved_at_800[0x80];
3506 3507 3508 3509 3510 3511

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3512
	u8         reserved_at_10[0x10];
3513

3514
	u8         reserved_at_20[0x10];
3515 3516
	u8         op_mod[0x10];

3517
	u8         reserved_at_40[0x8];
3518 3519
	u8         qpn[0x18];

3520
	u8         reserved_at_60[0x20];
3521 3522 3523 3524
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3525
	u8         reserved_at_8[0x18];
3526 3527 3528

	u8         syndrome[0x20];

3529
	u8         reserved_at_40[0x40];
3530 3531 3532

	u8         rx_write_requests[0x20];

3533
	u8         reserved_at_a0[0x20];
3534 3535 3536

	u8         rx_read_requests[0x20];

3537
	u8         reserved_at_e0[0x20];
3538 3539 3540

	u8         rx_atomic_requests[0x20];

3541
	u8         reserved_at_120[0x20];
3542 3543 3544

	u8         rx_dct_connect[0x20];

3545
	u8         reserved_at_160[0x20];
3546 3547 3548

	u8         out_of_buffer[0x20];

3549
	u8         reserved_at_1a0[0x20];
3550 3551 3552

	u8         out_of_sequence[0x20];

3553
	u8         reserved_at_1e0[0x620];
3554 3555 3556 3557
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3558
	u8         reserved_at_10[0x10];
3559

3560
	u8         reserved_at_20[0x10];
3561 3562
	u8         op_mod[0x10];

3563
	u8         reserved_at_40[0x80];
3564 3565

	u8         clear[0x1];
3566
	u8         reserved_at_c1[0x1f];
3567

3568
	u8         reserved_at_e0[0x18];
3569 3570 3571 3572 3573
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3574
	u8         reserved_at_8[0x18];
3575 3576 3577

	u8         syndrome[0x20];

3578
	u8         reserved_at_40[0x10];
3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3592
	u8         reserved_at_10[0x10];
3593

3594
	u8         reserved_at_20[0x10];
3595 3596
	u8         op_mod[0x10];

3597
	u8         reserved_at_40[0x10];
3598 3599
	u8         function_id[0x10];

3600
	u8         reserved_at_60[0x20];
3601 3602 3603 3604
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3605
	u8         reserved_at_8[0x18];
3606 3607 3608

	u8         syndrome[0x20];

3609
	u8         reserved_at_40[0x40];
3610 3611 3612 3613 3614 3615

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3616
	u8         reserved_at_10[0x10];
3617

3618
	u8         reserved_at_20[0x10];
3619 3620 3621
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3622
	u8         reserved_at_41[0xf];
3623 3624
	u8         vport_number[0x10];

3625
	u8         reserved_at_60[0x5];
3626
	u8         allowed_list_type[0x3];
3627
	u8         reserved_at_68[0x18];
3628 3629 3630 3631
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3632
	u8         reserved_at_8[0x18];
3633 3634 3635

	u8         syndrome[0x20];

3636
	u8         reserved_at_40[0x40];
3637 3638 3639

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3640
	u8         reserved_at_280[0x600];
3641 3642 3643 3644 3645 3646 3647 3648

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3649
	u8         reserved_at_10[0x10];
3650

3651
	u8         reserved_at_20[0x10];
3652 3653
	u8         op_mod[0x10];

3654
	u8         reserved_at_40[0x8];
3655 3656 3657
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
3658
	u8         reserved_at_61[0x1f];
3659 3660 3661 3662
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
3663
	u8         reserved_at_8[0x18];
3664 3665 3666

	u8         syndrome[0x20];

3667
	u8         reserved_at_40[0x40];
3668 3669 3670 3671 3672 3673

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
3674
	u8         reserved_at_10[0x10];
3675

3676
	u8         reserved_at_20[0x10];
3677 3678
	u8         op_mod[0x10];

3679
	u8         reserved_at_40[0x40];
3680 3681 3682 3683
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
3684
	u8         reserved_at_8[0x18];
3685 3686 3687

	u8         syndrome[0x20];

3688
	u8         reserved_at_40[0xa0];
3689

3690
	u8         reserved_at_e0[0x13];
3691 3692 3693 3694 3695
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3696
	u8         reserved_at_140[0xc0];
3697 3698 3699 3700
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
3701
	u8         reserved_at_10[0x10];
3702

3703
	u8         reserved_at_20[0x10];
3704 3705
	u8         op_mod[0x10];

3706
	u8         reserved_at_40[0x60];
3707

3708
	u8         reserved_at_a0[0x8];
3709 3710
	u8         table_index[0x18];

3711
	u8         reserved_at_c0[0x140];
3712 3713 3714 3715
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
3716
	u8         reserved_at_8[0x18];
3717 3718 3719

	u8         syndrome[0x20];

3720
	u8         reserved_at_40[0x10];
3721 3722
	u8         current_issi[0x10];

3723
	u8         reserved_at_60[0xa0];
3724

3725
	u8         reserved_at_100[76][0x8];
3726 3727 3728 3729 3730
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
3731
	u8         reserved_at_10[0x10];
3732

3733
	u8         reserved_at_20[0x10];
3734 3735
	u8         op_mod[0x10];

3736
	u8         reserved_at_40[0x40];
3737 3738 3739 3740
};

struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
3741
	u8         reserved_at_8[0x18];
3742 3743 3744

	u8         syndrome[0x20];

3745
	u8         reserved_at_40[0x40];
3746 3747 3748 3749 3750 3751

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
3752
	u8         reserved_at_10[0x10];
3753

3754
	u8         reserved_at_20[0x10];
3755 3756 3757
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3758
	u8         reserved_at_41[0xb];
3759
	u8         port_num[0x4];
3760 3761
	u8         vport_number[0x10];

3762
	u8         reserved_at_60[0x10];
3763 3764 3765
	u8         pkey_index[0x10];
};

3766 3767 3768 3769 3770 3771
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

3772 3773
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
3774
	u8         reserved_at_8[0x18];
3775 3776 3777

	u8         syndrome[0x20];

3778
	u8         reserved_at_40[0x20];
3779 3780

	u8         gids_num[0x10];
3781
	u8         reserved_at_70[0x10];
3782 3783 3784 3785 3786 3787

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
3788
	u8         reserved_at_10[0x10];
3789

3790
	u8         reserved_at_20[0x10];
3791 3792 3793
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3794
	u8         reserved_at_41[0xb];
3795
	u8         port_num[0x4];
3796 3797
	u8         vport_number[0x10];

3798
	u8         reserved_at_60[0x10];
3799 3800 3801 3802 3803
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
3804
	u8         reserved_at_8[0x18];
3805 3806 3807

	u8         syndrome[0x20];

3808
	u8         reserved_at_40[0x40];
3809 3810 3811 3812 3813 3814

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
3815
	u8         reserved_at_10[0x10];
3816

3817
	u8         reserved_at_20[0x10];
3818 3819 3820
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3821
	u8         reserved_at_41[0xb];
3822
	u8         port_num[0x4];
3823 3824
	u8         vport_number[0x10];

3825
	u8         reserved_at_60[0x20];
3826 3827 3828 3829
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
3830
	u8         reserved_at_8[0x18];
3831 3832 3833

	u8         syndrome[0x20];

3834
	u8         reserved_at_40[0x40];
3835 3836 3837 3838 3839 3840

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
3841
	u8         reserved_at_10[0x10];
3842

3843
	u8         reserved_at_20[0x10];
3844 3845
	u8         op_mod[0x10];

3846
	u8         reserved_at_40[0x40];
3847 3848 3849 3850
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
3851
	u8         reserved_at_8[0x18];
3852 3853 3854

	u8         syndrome[0x20];

3855
	u8         reserved_at_40[0x80];
3856

3857
	u8         reserved_at_c0[0x8];
3858
	u8         level[0x8];
3859
	u8         reserved_at_d0[0x8];
3860 3861
	u8         log_size[0x8];

3862
	u8         reserved_at_e0[0x120];
3863 3864 3865 3866
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
3867
	u8         reserved_at_10[0x10];
3868

3869
	u8         reserved_at_20[0x10];
3870 3871
	u8         op_mod[0x10];

3872
	u8         reserved_at_40[0x40];
3873 3874

	u8         table_type[0x8];
3875
	u8         reserved_at_88[0x18];
3876

3877
	u8         reserved_at_a0[0x8];
3878 3879
	u8         table_id[0x18];

3880
	u8         reserved_at_c0[0x140];
3881 3882 3883 3884
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
3885
	u8         reserved_at_8[0x18];
3886 3887 3888

	u8         syndrome[0x20];

3889
	u8         reserved_at_40[0x1c0];
3890 3891 3892 3893 3894 3895

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
3896
	u8         reserved_at_10[0x10];
3897

3898
	u8         reserved_at_20[0x10];
3899 3900
	u8         op_mod[0x10];

3901
	u8         reserved_at_40[0x40];
3902 3903

	u8         table_type[0x8];
3904
	u8         reserved_at_88[0x18];
3905

3906
	u8         reserved_at_a0[0x8];
3907 3908
	u8         table_id[0x18];

3909
	u8         reserved_at_c0[0x40];
3910 3911 3912

	u8         flow_index[0x20];

3913
	u8         reserved_at_120[0xe0];
3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
3924
	u8         reserved_at_8[0x18];
3925 3926 3927

	u8         syndrome[0x20];

3928
	u8         reserved_at_40[0xa0];
3929 3930 3931

	u8         start_flow_index[0x20];

3932
	u8         reserved_at_100[0x20];
3933 3934 3935

	u8         end_flow_index[0x20];

3936
	u8         reserved_at_140[0xa0];
3937

3938
	u8         reserved_at_1e0[0x18];
3939 3940 3941 3942
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

3943
	u8         reserved_at_1200[0xe00];
3944 3945 3946 3947
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
3948
	u8         reserved_at_10[0x10];
3949

3950
	u8         reserved_at_20[0x10];
3951 3952
	u8         op_mod[0x10];

3953
	u8         reserved_at_40[0x40];
3954 3955

	u8         table_type[0x8];
3956
	u8         reserved_at_88[0x18];
3957

3958
	u8         reserved_at_a0[0x8];
3959 3960 3961 3962
	u8         table_id[0x18];

	u8         group_id[0x20];

3963
	u8         reserved_at_e0[0x120];
3964 3965
};

3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

3994 3995
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
3996
	u8         reserved_at_8[0x18];
3997 3998 3999

	u8         syndrome[0x20];

4000
	u8         reserved_at_40[0x40];
4001 4002 4003 4004 4005 4006

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4007
	u8         reserved_at_10[0x10];
4008

4009
	u8         reserved_at_20[0x10];
4010 4011 4012
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4013
	u8         reserved_at_41[0xf];
4014 4015
	u8         vport_number[0x10];

4016
	u8         reserved_at_60[0x20];
4017 4018 4019 4020
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4021
	u8         reserved_at_8[0x18];
4022 4023 4024

	u8         syndrome[0x20];

4025
	u8         reserved_at_40[0x40];
4026 4027 4028
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4029
	u8         reserved_at_0[0x1c];
4030 4031 4032 4033 4034 4035 4036 4037
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4038
	u8         reserved_at_10[0x10];
4039

4040
	u8         reserved_at_20[0x10];
4041 4042 4043
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4044
	u8         reserved_at_41[0xf];
4045 4046 4047 4048 4049 4050 4051
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4052 4053
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4054
	u8         reserved_at_8[0x18];
4055 4056 4057

	u8         syndrome[0x20];

4058
	u8         reserved_at_40[0x40];
4059 4060 4061

	struct mlx5_ifc_eqc_bits eq_context_entry;

4062
	u8         reserved_at_280[0x40];
4063 4064 4065

	u8         event_bitmask[0x40];

4066
	u8         reserved_at_300[0x580];
4067 4068 4069 4070 4071 4072

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4073
	u8         reserved_at_10[0x10];
4074

4075
	u8         reserved_at_20[0x10];
4076 4077
	u8         op_mod[0x10];

4078
	u8         reserved_at_40[0x18];
4079 4080
	u8         eq_number[0x8];

4081
	u8         reserved_at_60[0x20];
4082 4083 4084 4085
};

struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4086
	u8         reserved_at_8[0x18];
4087 4088 4089

	u8         syndrome[0x20];

4090
	u8         reserved_at_40[0x40];
4091 4092 4093

	struct mlx5_ifc_dctc_bits dct_context_entry;

4094
	u8         reserved_at_280[0x180];
4095 4096 4097 4098
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4099
	u8         reserved_at_10[0x10];
4100

4101
	u8         reserved_at_20[0x10];
4102 4103
	u8         op_mod[0x10];

4104
	u8         reserved_at_40[0x8];
4105 4106
	u8         dctn[0x18];

4107
	u8         reserved_at_60[0x20];
4108 4109 4110 4111
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4112
	u8         reserved_at_8[0x18];
4113 4114 4115

	u8         syndrome[0x20];

4116
	u8         reserved_at_40[0x40];
4117 4118 4119

	struct mlx5_ifc_cqc_bits cq_context;

4120
	u8         reserved_at_280[0x600];
4121 4122 4123 4124 4125 4126

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4127
	u8         reserved_at_10[0x10];
4128

4129
	u8         reserved_at_20[0x10];
4130 4131
	u8         op_mod[0x10];

4132
	u8         reserved_at_40[0x8];
4133 4134
	u8         cqn[0x18];

4135
	u8         reserved_at_60[0x20];
4136 4137 4138 4139
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4140
	u8         reserved_at_8[0x18];
4141 4142 4143

	u8         syndrome[0x20];

4144
	u8         reserved_at_40[0x20];
4145 4146 4147

	u8         enable[0x1];
	u8         tag_enable[0x1];
4148
	u8         reserved_at_62[0x1e];
4149 4150 4151 4152
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4153
	u8         reserved_at_10[0x10];
4154

4155
	u8         reserved_at_20[0x10];
4156 4157
	u8         op_mod[0x10];

4158
	u8         reserved_at_40[0x18];
4159 4160 4161
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4162
	u8         reserved_at_60[0x20];
4163 4164 4165 4166
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4167
	u8         reserved_at_8[0x18];
4168 4169 4170

	u8         syndrome[0x20];

4171
	u8         reserved_at_40[0x40];
4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4185
	u8         reserved_at_140[0x100];
4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4201
	u8         reserved_at_320[0x560];
4202 4203 4204 4205
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4206
	u8         reserved_at_10[0x10];
4207

4208
	u8         reserved_at_20[0x10];
4209 4210 4211
	u8         op_mod[0x10];

	u8         clear[0x1];
4212
	u8         reserved_at_41[0x1f];
4213

4214
	u8         reserved_at_60[0x20];
4215 4216 4217 4218
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4219
	u8         reserved_at_8[0x18];
4220 4221 4222

	u8         syndrome[0x20];

4223
	u8         reserved_at_40[0x40];
4224 4225 4226 4227 4228 4229

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4230
	u8         reserved_at_10[0x10];
4231

4232
	u8         reserved_at_20[0x10];
4233 4234
	u8         op_mod[0x10];

4235
	u8         reserved_at_40[0x1c];
4236 4237
	u8         cong_protocol[0x4];

4238
	u8         reserved_at_60[0x20];
4239 4240 4241 4242
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4243
	u8         reserved_at_8[0x18];
4244 4245 4246

	u8         syndrome[0x20];

4247
	u8         reserved_at_40[0x40];
4248 4249 4250 4251 4252 4253

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4254
	u8         reserved_at_10[0x10];
4255

4256
	u8         reserved_at_20[0x10];
4257 4258
	u8         op_mod[0x10];

4259
	u8         reserved_at_40[0x40];
4260 4261 4262 4263
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4264
	u8         reserved_at_8[0x18];
4265 4266 4267

	u8         syndrome[0x20];

4268
	u8         reserved_at_40[0x40];
4269 4270 4271 4272
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4273
	u8         reserved_at_10[0x10];
4274

4275
	u8         reserved_at_20[0x10];
4276 4277
	u8         op_mod[0x10];

4278
	u8         reserved_at_40[0x8];
4279 4280
	u8         qpn[0x18];

4281
	u8         reserved_at_60[0x20];
4282 4283 4284 4285
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4286
	u8         reserved_at_8[0x18];
4287 4288 4289

	u8         syndrome[0x20];

4290
	u8         reserved_at_40[0x40];
4291 4292 4293 4294
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4295
	u8         reserved_at_10[0x10];
4296

4297
	u8         reserved_at_20[0x10];
4298 4299
	u8         op_mod[0x10];

4300
	u8         reserved_at_40[0x8];
4301 4302
	u8         qpn[0x18];

4303
	u8         reserved_at_60[0x20];
4304 4305 4306 4307
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4308
	u8         reserved_at_8[0x18];
4309 4310 4311

	u8         syndrome[0x20];

4312
	u8         reserved_at_40[0x40];
4313 4314 4315 4316
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4317
	u8         reserved_at_10[0x10];
4318

4319
	u8         reserved_at_20[0x10];
4320 4321 4322
	u8         op_mod[0x10];

	u8         error[0x1];
4323
	u8         reserved_at_41[0x4];
4324 4325 4326 4327 4328
	u8         rdma[0x1];
	u8         read_write[0x1];
	u8         req_res[0x1];
	u8         qpn[0x18];

4329
	u8         reserved_at_60[0x20];
4330 4331 4332 4333
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4334
	u8         reserved_at_8[0x18];
4335 4336 4337

	u8         syndrome[0x20];

4338
	u8         reserved_at_40[0x40];
4339 4340 4341 4342
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4343
	u8         reserved_at_10[0x10];
4344

4345
	u8         reserved_at_20[0x10];
4346 4347
	u8         op_mod[0x10];

4348
	u8         reserved_at_40[0x40];
4349 4350 4351 4352
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4353
	u8         reserved_at_8[0x18];
4354 4355 4356

	u8         syndrome[0x20];

4357
	u8         reserved_at_40[0x40];
4358 4359 4360 4361
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4362
	u8         reserved_at_10[0x10];
4363

4364
	u8         reserved_at_20[0x10];
4365 4366 4367
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4368
	u8         reserved_at_41[0xf];
4369 4370
	u8         vport_number[0x10];

4371
	u8         reserved_at_60[0x18];
4372
	u8         admin_state[0x4];
4373
	u8         reserved_at_7c[0x4];
4374 4375 4376 4377
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4378
	u8         reserved_at_8[0x18];
4379 4380 4381

	u8         syndrome[0x20];

4382
	u8         reserved_at_40[0x40];
4383 4384
};

4385
struct mlx5_ifc_modify_tis_bitmask_bits {
4386
	u8         reserved_at_0[0x20];
4387

4388
	u8         reserved_at_20[0x1f];
4389 4390 4391
	u8         prio[0x1];
};

4392 4393
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4394
	u8         reserved_at_10[0x10];
4395

4396
	u8         reserved_at_20[0x10];
4397 4398
	u8         op_mod[0x10];

4399
	u8         reserved_at_40[0x8];
4400 4401
	u8         tisn[0x18];

4402
	u8         reserved_at_60[0x20];
4403

4404
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4405

4406
	u8         reserved_at_c0[0x40];
4407 4408 4409 4410

	struct mlx5_ifc_tisc_bits ctx;
};

4411
struct mlx5_ifc_modify_tir_bitmask_bits {
4412
	u8	   reserved_at_0[0x20];
4413

4414
	u8         reserved_at_20[0x1b];
4415
	u8         self_lb_en[0x1];
4416 4417 4418
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4419 4420 4421
	u8         lro[0x1];
};

4422 4423
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4424
	u8         reserved_at_8[0x18];
4425 4426 4427

	u8         syndrome[0x20];

4428
	u8         reserved_at_40[0x40];
4429 4430 4431 4432
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4433
	u8         reserved_at_10[0x10];
4434

4435
	u8         reserved_at_20[0x10];
4436 4437
	u8         op_mod[0x10];

4438
	u8         reserved_at_40[0x8];
4439 4440
	u8         tirn[0x18];

4441
	u8         reserved_at_60[0x20];
4442

4443
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4444

4445
	u8         reserved_at_c0[0x40];
4446 4447 4448 4449 4450 4451

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4452
	u8         reserved_at_8[0x18];
4453 4454 4455

	u8         syndrome[0x20];

4456
	u8         reserved_at_40[0x40];
4457 4458 4459 4460
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4461
	u8         reserved_at_10[0x10];
4462

4463
	u8         reserved_at_20[0x10];
4464 4465 4466
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4467
	u8         reserved_at_44[0x4];
4468 4469
	u8         sqn[0x18];

4470
	u8         reserved_at_60[0x20];
4471 4472 4473

	u8         modify_bitmask[0x40];

4474
	u8         reserved_at_c0[0x40];
4475 4476 4477 4478 4479 4480

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4481
	u8         reserved_at_8[0x18];
4482 4483 4484

	u8         syndrome[0x20];

4485
	u8         reserved_at_40[0x40];
4486 4487
};

4488
struct mlx5_ifc_rqt_bitmask_bits {
4489
	u8	   reserved_at_0[0x20];
4490

4491
	u8         reserved_at_20[0x1f];
4492 4493 4494
	u8         rqn_list[0x1];
};

4495 4496
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4497
	u8         reserved_at_10[0x10];
4498

4499
	u8         reserved_at_20[0x10];
4500 4501
	u8         op_mod[0x10];

4502
	u8         reserved_at_40[0x8];
4503 4504
	u8         rqtn[0x18];

4505
	u8         reserved_at_60[0x20];
4506

4507
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4508

4509
	u8         reserved_at_c0[0x40];
4510 4511 4512 4513 4514 4515

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
4516
	u8         reserved_at_8[0x18];
4517 4518 4519

	u8         syndrome[0x20];

4520
	u8         reserved_at_40[0x40];
4521 4522 4523 4524
};

struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
4525
	u8         reserved_at_10[0x10];
4526

4527
	u8         reserved_at_20[0x10];
4528 4529 4530
	u8         op_mod[0x10];

	u8         rq_state[0x4];
4531
	u8         reserved_at_44[0x4];
4532 4533
	u8         rqn[0x18];

4534
	u8         reserved_at_60[0x20];
4535 4536 4537

	u8         modify_bitmask[0x40];

4538
	u8         reserved_at_c0[0x40];
4539 4540 4541 4542 4543 4544

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
4545
	u8         reserved_at_8[0x18];
4546 4547 4548

	u8         syndrome[0x20];

4549
	u8         reserved_at_40[0x40];
4550 4551
};

4552
struct mlx5_ifc_rmp_bitmask_bits {
4553
	u8	   reserved_at_0[0x20];
4554

4555
	u8         reserved_at_20[0x1f];
4556 4557 4558
	u8         lwm[0x1];
};

4559 4560
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
4561
	u8         reserved_at_10[0x10];
4562

4563
	u8         reserved_at_20[0x10];
4564 4565 4566
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
4567
	u8         reserved_at_44[0x4];
4568 4569
	u8         rmpn[0x18];

4570
	u8         reserved_at_60[0x20];
4571

4572
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
4573

4574
	u8         reserved_at_c0[0x40];
4575 4576 4577 4578 4579 4580

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
4581
	u8         reserved_at_8[0x18];
4582 4583 4584

	u8         syndrome[0x20];

4585
	u8         reserved_at_40[0x40];
4586 4587 4588
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
4589 4590 4591 4592
	u8         reserved_at_0[0x16];
	u8         node_guid[0x1];
	u8         port_guid[0x1];
	u8         reserved_at_18[0x1];
4593 4594 4595
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
4596 4597 4598
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
4599
	u8         reserved_at_1f[0x1];
4600 4601 4602 4603
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
4604
	u8         reserved_at_10[0x10];
4605

4606
	u8         reserved_at_20[0x10];
4607 4608 4609
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4610
	u8         reserved_at_41[0xf];
4611 4612 4613 4614
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

4615
	u8         reserved_at_80[0x780];
4616 4617 4618 4619 4620 4621

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
4622
	u8         reserved_at_8[0x18];
4623 4624 4625

	u8         syndrome[0x20];

4626
	u8         reserved_at_40[0x40];
4627 4628 4629 4630
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
4631
	u8         reserved_at_10[0x10];
4632

4633
	u8         reserved_at_20[0x10];
4634 4635 4636
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4637
	u8         reserved_at_41[0xb];
4638
	u8         port_num[0x4];
4639 4640
	u8         vport_number[0x10];

4641
	u8         reserved_at_60[0x20];
4642 4643 4644 4645 4646 4647

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
4648
	u8         reserved_at_8[0x18];
4649 4650 4651

	u8         syndrome[0x20];

4652
	u8         reserved_at_40[0x40];
4653 4654 4655 4656 4657 4658 4659 4660 4661
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
4662
	u8         reserved_at_10[0x10];
4663

4664
	u8         reserved_at_20[0x10];
4665 4666
	u8         op_mod[0x10];

4667
	u8         reserved_at_40[0x8];
4668 4669 4670 4671 4672 4673
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

4674
	u8         reserved_at_280[0x600];
4675 4676 4677 4678 4679 4680

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
4681
	u8         reserved_at_8[0x18];
4682 4683 4684

	u8         syndrome[0x20];

4685
	u8         reserved_at_40[0x40];
4686 4687 4688 4689
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
4690
	u8         reserved_at_10[0x10];
4691

4692
	u8         reserved_at_20[0x10];
4693 4694
	u8         op_mod[0x10];

4695
	u8         reserved_at_40[0x18];
4696 4697 4698 4699 4700
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
4701
	u8         reserved_at_62[0x1e];
4702 4703 4704 4705
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
4706
	u8         reserved_at_8[0x18];
4707 4708 4709

	u8         syndrome[0x20];

4710
	u8         reserved_at_40[0x40];
4711 4712 4713 4714
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
4715
	u8         reserved_at_10[0x10];
4716

4717
	u8         reserved_at_20[0x10];
4718 4719
	u8         op_mod[0x10];

4720
	u8         reserved_at_40[0x1c];
4721 4722 4723 4724
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

4725
	u8         reserved_at_80[0x80];
4726 4727 4728 4729 4730 4731

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
4732
	u8         reserved_at_8[0x18];
4733 4734 4735 4736 4737

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

4738
	u8         reserved_at_60[0x20];
4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
4751
	u8         reserved_at_10[0x10];
4752

4753
	u8         reserved_at_20[0x10];
4754 4755
	u8         op_mod[0x10];

4756
	u8         reserved_at_40[0x10];
4757 4758 4759 4760 4761 4762 4763 4764 4765
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
4766
	u8         reserved_at_8[0x18];
4767 4768 4769

	u8         syndrome[0x20];

4770
	u8         reserved_at_40[0x40];
4771 4772 4773 4774 4775 4776

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
4777
	u8         reserved_at_10[0x10];
4778

4779
	u8         reserved_at_20[0x10];
4780 4781 4782
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
4783
	u8         reserved_at_50[0x8];
4784 4785
	u8         port[0x8];

4786
	u8         reserved_at_60[0x20];
4787 4788 4789 4790 4791 4792

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
4793
	u8         reserved_at_8[0x18];
4794 4795 4796

	u8         syndrome[0x20];

4797
	u8         reserved_at_40[0x40];
4798 4799 4800 4801
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
4802
	u8         reserved_at_10[0x10];
4803

4804
	u8         reserved_at_20[0x10];
4805 4806
	u8         op_mod[0x10];

4807
	u8         reserved_at_40[0x40];
4808 4809 4810 4811
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
4812
	u8         reserved_at_8[0x18];
4813 4814 4815

	u8         syndrome[0x20];

4816
	u8         reserved_at_40[0x40];
4817 4818 4819 4820
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
4821
	u8         reserved_at_10[0x10];
4822

4823
	u8         reserved_at_20[0x10];
4824 4825
	u8         op_mod[0x10];

4826
	u8         reserved_at_40[0x8];
4827 4828
	u8         qpn[0x18];

4829
	u8         reserved_at_60[0x20];
4830 4831 4832

	u8         opt_param_mask[0x20];

4833
	u8         reserved_at_a0[0x20];
4834 4835 4836

	struct mlx5_ifc_qpc_bits qpc;

4837
	u8         reserved_at_800[0x80];
4838 4839 4840 4841
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
4842
	u8         reserved_at_8[0x18];
4843 4844 4845

	u8         syndrome[0x20];

4846
	u8         reserved_at_40[0x40];
4847 4848 4849 4850
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
4851
	u8         reserved_at_10[0x10];
4852

4853
	u8         reserved_at_20[0x10];
4854 4855
	u8         op_mod[0x10];

4856
	u8         reserved_at_40[0x8];
4857 4858
	u8         qpn[0x18];

4859
	u8         reserved_at_60[0x20];
4860 4861 4862

	u8         opt_param_mask[0x20];

4863
	u8         reserved_at_a0[0x20];
4864 4865 4866

	struct mlx5_ifc_qpc_bits qpc;

4867
	u8         reserved_at_800[0x80];
4868 4869 4870 4871
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
4872
	u8         reserved_at_8[0x18];
4873 4874 4875

	u8         syndrome[0x20];

4876
	u8         reserved_at_40[0x40];
4877 4878 4879 4880 4881 4882 4883 4884

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
4885
	u8         reserved_at_10[0x10];
4886

4887
	u8         reserved_at_20[0x10];
4888 4889
	u8         op_mod[0x10];

4890
	u8         reserved_at_40[0x40];
4891 4892 4893 4894
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
4895
	u8         reserved_at_10[0x10];
4896

4897
	u8         reserved_at_20[0x10];
4898 4899
	u8         op_mod[0x10];

4900
	u8         reserved_at_40[0x18];
4901 4902
	u8         eq_number[0x8];

4903
	u8         reserved_at_60[0x20];
4904 4905 4906 4907 4908 4909

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
4910
	u8         reserved_at_8[0x18];
4911 4912 4913

	u8         syndrome[0x20];

4914
	u8         reserved_at_40[0x40];
4915 4916 4917 4918
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
4919
	u8         reserved_at_8[0x18];
4920 4921 4922

	u8         syndrome[0x20];

4923
	u8         reserved_at_40[0x20];
4924 4925 4926 4927
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
4928
	u8         reserved_at_10[0x10];
4929

4930
	u8         reserved_at_20[0x10];
4931 4932
	u8         op_mod[0x10];

4933
	u8         reserved_at_40[0x10];
4934 4935
	u8         function_id[0x10];

4936
	u8         reserved_at_60[0x20];
4937 4938 4939 4940
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
4941
	u8         reserved_at_8[0x18];
4942 4943 4944

	u8         syndrome[0x20];

4945
	u8         reserved_at_40[0x40];
4946 4947 4948 4949
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
4950
	u8         reserved_at_10[0x10];
4951

4952
	u8         reserved_at_20[0x10];
4953 4954
	u8         op_mod[0x10];

4955
	u8         reserved_at_40[0x8];
4956 4957
	u8         dctn[0x18];

4958
	u8         reserved_at_60[0x20];
4959 4960 4961 4962
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
4963
	u8         reserved_at_8[0x18];
4964 4965 4966

	u8         syndrome[0x20];

4967
	u8         reserved_at_40[0x20];
4968 4969 4970 4971
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
4972
	u8         reserved_at_10[0x10];
4973

4974
	u8         reserved_at_20[0x10];
4975 4976
	u8         op_mod[0x10];

4977
	u8         reserved_at_40[0x10];
4978 4979
	u8         function_id[0x10];

4980
	u8         reserved_at_60[0x20];
4981 4982 4983 4984
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
4985
	u8         reserved_at_8[0x18];
4986 4987 4988

	u8         syndrome[0x20];

4989
	u8         reserved_at_40[0x40];
4990 4991 4992 4993
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
4994
	u8         reserved_at_10[0x10];
4995

4996
	u8         reserved_at_20[0x10];
4997 4998
	u8         op_mod[0x10];

4999
	u8         reserved_at_40[0x8];
5000 5001
	u8         qpn[0x18];

5002
	u8         reserved_at_60[0x20];
5003 5004 5005 5006 5007 5008

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5009
	u8         reserved_at_8[0x18];
5010 5011 5012

	u8         syndrome[0x20];

5013
	u8         reserved_at_40[0x40];
5014 5015 5016 5017
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5018
	u8         reserved_at_10[0x10];
5019

5020
	u8         reserved_at_20[0x10];
5021 5022
	u8         op_mod[0x10];

5023
	u8         reserved_at_40[0x8];
5024 5025
	u8         xrc_srqn[0x18];

5026
	u8         reserved_at_60[0x20];
5027 5028 5029 5030
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5031
	u8         reserved_at_8[0x18];
5032 5033 5034

	u8         syndrome[0x20];

5035
	u8         reserved_at_40[0x40];
5036 5037 5038 5039
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5040
	u8         reserved_at_10[0x10];
5041

5042
	u8         reserved_at_20[0x10];
5043 5044
	u8         op_mod[0x10];

5045
	u8         reserved_at_40[0x8];
5046 5047
	u8         tisn[0x18];

5048
	u8         reserved_at_60[0x20];
5049 5050 5051 5052
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5053
	u8         reserved_at_8[0x18];
5054 5055 5056

	u8         syndrome[0x20];

5057
	u8         reserved_at_40[0x40];
5058 5059 5060 5061
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5062
	u8         reserved_at_10[0x10];
5063

5064
	u8         reserved_at_20[0x10];
5065 5066
	u8         op_mod[0x10];

5067
	u8         reserved_at_40[0x8];
5068 5069
	u8         tirn[0x18];

5070
	u8         reserved_at_60[0x20];
5071 5072 5073 5074
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5075
	u8         reserved_at_8[0x18];
5076 5077 5078

	u8         syndrome[0x20];

5079
	u8         reserved_at_40[0x40];
5080 5081 5082 5083
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5084
	u8         reserved_at_10[0x10];
5085

5086
	u8         reserved_at_20[0x10];
5087 5088
	u8         op_mod[0x10];

5089
	u8         reserved_at_40[0x8];
5090 5091
	u8         srqn[0x18];

5092
	u8         reserved_at_60[0x20];
5093 5094 5095 5096
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5097
	u8         reserved_at_8[0x18];
5098 5099 5100

	u8         syndrome[0x20];

5101
	u8         reserved_at_40[0x40];
5102 5103 5104 5105
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5106
	u8         reserved_at_10[0x10];
5107

5108
	u8         reserved_at_20[0x10];
5109 5110
	u8         op_mod[0x10];

5111
	u8         reserved_at_40[0x8];
5112 5113
	u8         sqn[0x18];

5114
	u8         reserved_at_60[0x20];
5115 5116 5117 5118
};

struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5119
	u8         reserved_at_8[0x18];
5120 5121 5122

	u8         syndrome[0x20];

5123
	u8         reserved_at_40[0x40];
5124 5125 5126 5127
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5128
	u8         reserved_at_10[0x10];
5129

5130
	u8         reserved_at_20[0x10];
5131 5132
	u8         op_mod[0x10];

5133
	u8         reserved_at_40[0x8];
5134 5135
	u8         rqtn[0x18];

5136
	u8         reserved_at_60[0x20];
5137 5138 5139 5140
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5141
	u8         reserved_at_8[0x18];
5142 5143 5144

	u8         syndrome[0x20];

5145
	u8         reserved_at_40[0x40];
5146 5147 5148 5149
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5150
	u8         reserved_at_10[0x10];
5151

5152
	u8         reserved_at_20[0x10];
5153 5154
	u8         op_mod[0x10];

5155
	u8         reserved_at_40[0x8];
5156 5157
	u8         rqn[0x18];

5158
	u8         reserved_at_60[0x20];
5159 5160 5161 5162
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5163
	u8         reserved_at_8[0x18];
5164 5165 5166

	u8         syndrome[0x20];

5167
	u8         reserved_at_40[0x40];
5168 5169 5170 5171
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5172
	u8         reserved_at_10[0x10];
5173

5174
	u8         reserved_at_20[0x10];
5175 5176
	u8         op_mod[0x10];

5177
	u8         reserved_at_40[0x8];
5178 5179
	u8         rmpn[0x18];

5180
	u8         reserved_at_60[0x20];
5181 5182 5183 5184
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5185
	u8         reserved_at_8[0x18];
5186 5187 5188

	u8         syndrome[0x20];

5189
	u8         reserved_at_40[0x40];
5190 5191 5192 5193
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5194
	u8         reserved_at_10[0x10];
5195

5196
	u8         reserved_at_20[0x10];
5197 5198
	u8         op_mod[0x10];

5199
	u8         reserved_at_40[0x8];
5200 5201
	u8         qpn[0x18];

5202
	u8         reserved_at_60[0x20];
5203 5204 5205 5206
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5207
	u8         reserved_at_8[0x18];
5208 5209 5210

	u8         syndrome[0x20];

5211
	u8         reserved_at_40[0x40];
5212 5213 5214 5215
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5216
	u8         reserved_at_10[0x10];
5217

5218
	u8         reserved_at_20[0x10];
5219 5220
	u8         op_mod[0x10];

5221
	u8         reserved_at_40[0x8];
5222 5223
	u8         psvn[0x18];

5224
	u8         reserved_at_60[0x20];
5225 5226 5227 5228
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5229
	u8         reserved_at_8[0x18];
5230 5231 5232

	u8         syndrome[0x20];

5233
	u8         reserved_at_40[0x40];
5234 5235 5236 5237
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5238
	u8         reserved_at_10[0x10];
5239

5240
	u8         reserved_at_20[0x10];
5241 5242
	u8         op_mod[0x10];

5243
	u8         reserved_at_40[0x8];
5244 5245
	u8         mkey_index[0x18];

5246
	u8         reserved_at_60[0x20];
5247 5248 5249 5250
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5251
	u8         reserved_at_8[0x18];
5252 5253 5254

	u8         syndrome[0x20];

5255
	u8         reserved_at_40[0x40];
5256 5257 5258 5259
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5260
	u8         reserved_at_10[0x10];
5261

5262
	u8         reserved_at_20[0x10];
5263 5264
	u8         op_mod[0x10];

5265 5266 5267 5268 5269
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5270 5271

	u8         table_type[0x8];
5272
	u8         reserved_at_88[0x18];
5273

5274
	u8         reserved_at_a0[0x8];
5275 5276
	u8         table_id[0x18];

5277
	u8         reserved_at_c0[0x140];
5278 5279 5280 5281
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5282
	u8         reserved_at_8[0x18];
5283 5284 5285

	u8         syndrome[0x20];

5286
	u8         reserved_at_40[0x40];
5287 5288 5289 5290
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5291
	u8         reserved_at_10[0x10];
5292

5293
	u8         reserved_at_20[0x10];
5294 5295
	u8         op_mod[0x10];

5296 5297 5298 5299 5300
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5301 5302

	u8         table_type[0x8];
5303
	u8         reserved_at_88[0x18];
5304

5305
	u8         reserved_at_a0[0x8];
5306 5307 5308 5309
	u8         table_id[0x18];

	u8         group_id[0x20];

5310
	u8         reserved_at_e0[0x120];
5311 5312 5313 5314
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5315
	u8         reserved_at_8[0x18];
5316 5317 5318

	u8         syndrome[0x20];

5319
	u8         reserved_at_40[0x40];
5320 5321 5322 5323
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5324
	u8         reserved_at_10[0x10];
5325

5326
	u8         reserved_at_20[0x10];
5327 5328
	u8         op_mod[0x10];

5329
	u8         reserved_at_40[0x18];
5330 5331
	u8         eq_number[0x8];

5332
	u8         reserved_at_60[0x20];
5333 5334 5335 5336
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5337
	u8         reserved_at_8[0x18];
5338 5339 5340

	u8         syndrome[0x20];

5341
	u8         reserved_at_40[0x40];
5342 5343 5344 5345
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5346
	u8         reserved_at_10[0x10];
5347

5348
	u8         reserved_at_20[0x10];
5349 5350
	u8         op_mod[0x10];

5351
	u8         reserved_at_40[0x8];
5352 5353
	u8         dctn[0x18];

5354
	u8         reserved_at_60[0x20];
5355 5356 5357 5358
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5359
	u8         reserved_at_8[0x18];
5360 5361 5362

	u8         syndrome[0x20];

5363
	u8         reserved_at_40[0x40];
5364 5365 5366 5367
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5368
	u8         reserved_at_10[0x10];
5369

5370
	u8         reserved_at_20[0x10];
5371 5372
	u8         op_mod[0x10];

5373
	u8         reserved_at_40[0x8];
5374 5375
	u8         cqn[0x18];

5376
	u8         reserved_at_60[0x20];
5377 5378 5379 5380
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5381
	u8         reserved_at_8[0x18];
5382 5383 5384

	u8         syndrome[0x20];

5385
	u8         reserved_at_40[0x40];
5386 5387 5388 5389
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5390
	u8         reserved_at_10[0x10];
5391

5392
	u8         reserved_at_20[0x10];
5393 5394
	u8         op_mod[0x10];

5395
	u8         reserved_at_40[0x20];
5396

5397
	u8         reserved_at_60[0x10];
5398 5399 5400 5401 5402
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5403
	u8         reserved_at_8[0x18];
5404 5405 5406

	u8         syndrome[0x20];

5407
	u8         reserved_at_40[0x40];
5408 5409 5410 5411
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5412
	u8         reserved_at_10[0x10];
5413

5414
	u8         reserved_at_20[0x10];
5415 5416
	u8         op_mod[0x10];

5417
	u8         reserved_at_40[0x60];
5418

5419
	u8         reserved_at_a0[0x8];
5420 5421
	u8         table_index[0x18];

5422
	u8         reserved_at_c0[0x140];
5423 5424 5425 5426
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5427
	u8         reserved_at_8[0x18];
5428 5429 5430

	u8         syndrome[0x20];

5431
	u8         reserved_at_40[0x40];
5432 5433 5434 5435
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5436
	u8         reserved_at_10[0x10];
5437

5438
	u8         reserved_at_20[0x10];
5439 5440
	u8         op_mod[0x10];

5441 5442 5443 5444 5445
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5446 5447

	u8         table_type[0x8];
5448
	u8         reserved_at_88[0x18];
5449

5450
	u8         reserved_at_a0[0x8];
5451 5452
	u8         table_id[0x18];

5453
	u8         reserved_at_c0[0x40];
5454 5455 5456

	u8         flow_index[0x20];

5457
	u8         reserved_at_120[0xe0];
5458 5459 5460 5461
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5462
	u8         reserved_at_8[0x18];
5463 5464 5465

	u8         syndrome[0x20];

5466
	u8         reserved_at_40[0x40];
5467 5468 5469 5470
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
5471
	u8         reserved_at_10[0x10];
5472

5473
	u8         reserved_at_20[0x10];
5474 5475
	u8         op_mod[0x10];

5476
	u8         reserved_at_40[0x8];
5477 5478
	u8         xrcd[0x18];

5479
	u8         reserved_at_60[0x20];
5480 5481 5482 5483
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
5484
	u8         reserved_at_8[0x18];
5485 5486 5487

	u8         syndrome[0x20];

5488
	u8         reserved_at_40[0x40];
5489 5490 5491 5492
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
5493
	u8         reserved_at_10[0x10];
5494

5495
	u8         reserved_at_20[0x10];
5496 5497
	u8         op_mod[0x10];

5498
	u8         reserved_at_40[0x8];
5499 5500
	u8         uar[0x18];

5501
	u8         reserved_at_60[0x20];
5502 5503 5504 5505
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
5506
	u8         reserved_at_8[0x18];
5507 5508 5509

	u8         syndrome[0x20];

5510
	u8         reserved_at_40[0x40];
5511 5512 5513 5514
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
5515
	u8         reserved_at_10[0x10];
5516

5517
	u8         reserved_at_20[0x10];
5518 5519
	u8         op_mod[0x10];

5520
	u8         reserved_at_40[0x8];
5521 5522
	u8         transport_domain[0x18];

5523
	u8         reserved_at_60[0x20];
5524 5525 5526 5527
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
5528
	u8         reserved_at_8[0x18];
5529 5530 5531

	u8         syndrome[0x20];

5532
	u8         reserved_at_40[0x40];
5533 5534 5535 5536
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
5537
	u8         reserved_at_10[0x10];
5538

5539
	u8         reserved_at_20[0x10];
5540 5541
	u8         op_mod[0x10];

5542
	u8         reserved_at_40[0x18];
5543 5544
	u8         counter_set_id[0x8];

5545
	u8         reserved_at_60[0x20];
5546 5547 5548 5549
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
5550
	u8         reserved_at_8[0x18];
5551 5552 5553

	u8         syndrome[0x20];

5554
	u8         reserved_at_40[0x40];
5555 5556 5557 5558
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
5559
	u8         reserved_at_10[0x10];
5560

5561
	u8         reserved_at_20[0x10];
5562 5563
	u8         op_mod[0x10];

5564
	u8         reserved_at_40[0x8];
5565 5566
	u8         pd[0x18];

5567
	u8         reserved_at_60[0x20];
5568 5569
};

5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

5592 5593
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
5594
	u8         reserved_at_8[0x18];
5595 5596 5597

	u8         syndrome[0x20];

5598
	u8         reserved_at_40[0x8];
5599 5600
	u8         xrc_srqn[0x18];

5601
	u8         reserved_at_60[0x20];
5602 5603 5604 5605
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
5606
	u8         reserved_at_10[0x10];
5607

5608
	u8         reserved_at_20[0x10];
5609 5610
	u8         op_mod[0x10];

5611
	u8         reserved_at_40[0x40];
5612 5613 5614

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

5615
	u8         reserved_at_280[0x600];
5616 5617 5618 5619 5620 5621

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
5622
	u8         reserved_at_8[0x18];
5623 5624 5625

	u8         syndrome[0x20];

5626
	u8         reserved_at_40[0x8];
5627 5628
	u8         tisn[0x18];

5629
	u8         reserved_at_60[0x20];
5630 5631 5632 5633
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
5634
	u8         reserved_at_10[0x10];
5635

5636
	u8         reserved_at_20[0x10];
5637 5638
	u8         op_mod[0x10];

5639
	u8         reserved_at_40[0xc0];
5640 5641 5642 5643 5644 5645

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
5646
	u8         reserved_at_8[0x18];
5647 5648 5649

	u8         syndrome[0x20];

5650
	u8         reserved_at_40[0x8];
5651 5652
	u8         tirn[0x18];

5653
	u8         reserved_at_60[0x20];
5654 5655 5656 5657
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
5658
	u8         reserved_at_10[0x10];
5659

5660
	u8         reserved_at_20[0x10];
5661 5662
	u8         op_mod[0x10];

5663
	u8         reserved_at_40[0xc0];
5664 5665 5666 5667 5668 5669

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
5670
	u8         reserved_at_8[0x18];
5671 5672 5673

	u8         syndrome[0x20];

5674
	u8         reserved_at_40[0x8];
5675 5676
	u8         srqn[0x18];

5677
	u8         reserved_at_60[0x20];
5678 5679 5680 5681
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
5682
	u8         reserved_at_10[0x10];
5683

5684
	u8         reserved_at_20[0x10];
5685 5686
	u8         op_mod[0x10];

5687
	u8         reserved_at_40[0x40];
5688 5689 5690

	struct mlx5_ifc_srqc_bits srq_context_entry;

5691
	u8         reserved_at_280[0x600];
5692 5693 5694 5695 5696 5697

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
5698
	u8         reserved_at_8[0x18];
5699 5700 5701

	u8         syndrome[0x20];

5702
	u8         reserved_at_40[0x8];
5703 5704
	u8         sqn[0x18];

5705
	u8         reserved_at_60[0x20];
5706 5707 5708 5709
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
5710
	u8         reserved_at_10[0x10];
5711

5712
	u8         reserved_at_20[0x10];
5713 5714
	u8         op_mod[0x10];

5715
	u8         reserved_at_40[0xc0];
5716 5717 5718 5719 5720 5721

	struct mlx5_ifc_sqc_bits ctx;
};

struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
5722
	u8         reserved_at_8[0x18];
5723 5724 5725

	u8         syndrome[0x20];

5726
	u8         reserved_at_40[0x8];
5727 5728
	u8         rqtn[0x18];

5729
	u8         reserved_at_60[0x20];
5730 5731 5732 5733
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
5734
	u8         reserved_at_10[0x10];
5735

5736
	u8         reserved_at_20[0x10];
5737 5738
	u8         op_mod[0x10];

5739
	u8         reserved_at_40[0xc0];
5740 5741 5742 5743 5744 5745

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
5746
	u8         reserved_at_8[0x18];
5747 5748 5749

	u8         syndrome[0x20];

5750
	u8         reserved_at_40[0x8];
5751 5752
	u8         rqn[0x18];

5753
	u8         reserved_at_60[0x20];
5754 5755 5756 5757
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
5758
	u8         reserved_at_10[0x10];
5759

5760
	u8         reserved_at_20[0x10];
5761 5762
	u8         op_mod[0x10];

5763
	u8         reserved_at_40[0xc0];
5764 5765 5766 5767 5768 5769

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
5770
	u8         reserved_at_8[0x18];
5771 5772 5773

	u8         syndrome[0x20];

5774
	u8         reserved_at_40[0x8];
5775 5776
	u8         rmpn[0x18];

5777
	u8         reserved_at_60[0x20];
5778 5779 5780 5781
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
5782
	u8         reserved_at_10[0x10];
5783

5784
	u8         reserved_at_20[0x10];
5785 5786
	u8         op_mod[0x10];

5787
	u8         reserved_at_40[0xc0];
5788 5789 5790 5791 5792 5793

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
5794
	u8         reserved_at_8[0x18];
5795 5796 5797

	u8         syndrome[0x20];

5798
	u8         reserved_at_40[0x8];
5799 5800
	u8         qpn[0x18];

5801
	u8         reserved_at_60[0x20];
5802 5803 5804 5805
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
5806
	u8         reserved_at_10[0x10];
5807

5808
	u8         reserved_at_20[0x10];
5809 5810
	u8         op_mod[0x10];

5811
	u8         reserved_at_40[0x40];
5812 5813 5814

	u8         opt_param_mask[0x20];

5815
	u8         reserved_at_a0[0x20];
5816 5817 5818

	struct mlx5_ifc_qpc_bits qpc;

5819
	u8         reserved_at_800[0x80];
5820 5821 5822 5823 5824 5825

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
5826
	u8         reserved_at_8[0x18];
5827 5828 5829

	u8         syndrome[0x20];

5830
	u8         reserved_at_40[0x40];
5831

5832
	u8         reserved_at_80[0x8];
5833 5834
	u8         psv0_index[0x18];

5835
	u8         reserved_at_a0[0x8];
5836 5837
	u8         psv1_index[0x18];

5838
	u8         reserved_at_c0[0x8];
5839 5840
	u8         psv2_index[0x18];

5841
	u8         reserved_at_e0[0x8];
5842 5843 5844 5845 5846
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
5847
	u8         reserved_at_10[0x10];
5848

5849
	u8         reserved_at_20[0x10];
5850 5851 5852
	u8         op_mod[0x10];

	u8         num_psv[0x4];
5853
	u8         reserved_at_44[0x4];
5854 5855
	u8         pd[0x18];

5856
	u8         reserved_at_60[0x20];
5857 5858 5859 5860
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
5861
	u8         reserved_at_8[0x18];
5862 5863 5864

	u8         syndrome[0x20];

5865
	u8         reserved_at_40[0x8];
5866 5867
	u8         mkey_index[0x18];

5868
	u8         reserved_at_60[0x20];
5869 5870 5871 5872
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
5873
	u8         reserved_at_10[0x10];
5874

5875
	u8         reserved_at_20[0x10];
5876 5877
	u8         op_mod[0x10];

5878
	u8         reserved_at_40[0x20];
5879 5880

	u8         pg_access[0x1];
5881
	u8         reserved_at_61[0x1f];
5882 5883 5884

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

5885
	u8         reserved_at_280[0x80];
5886 5887 5888

	u8         translations_octword_actual_size[0x20];

5889
	u8         reserved_at_320[0x560];
5890 5891 5892 5893 5894 5895

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
5896
	u8         reserved_at_8[0x18];
5897 5898 5899

	u8         syndrome[0x20];

5900
	u8         reserved_at_40[0x8];
5901 5902
	u8         table_id[0x18];

5903
	u8         reserved_at_60[0x20];
5904 5905 5906 5907
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
5908
	u8         reserved_at_10[0x10];
5909

5910
	u8         reserved_at_20[0x10];
5911 5912
	u8         op_mod[0x10];

5913 5914 5915 5916 5917
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5918 5919

	u8         table_type[0x8];
5920
	u8         reserved_at_88[0x18];
5921

5922
	u8         reserved_at_a0[0x20];
5923

5924
	u8         reserved_at_c0[0x4];
5925
	u8         table_miss_mode[0x4];
5926
	u8         level[0x8];
5927
	u8         reserved_at_d0[0x8];
5928 5929
	u8         log_size[0x8];

5930
	u8         reserved_at_e0[0x8];
5931 5932
	u8         table_miss_id[0x18];

5933
	u8         reserved_at_100[0x100];
5934 5935 5936 5937
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
5938
	u8         reserved_at_8[0x18];
5939 5940 5941

	u8         syndrome[0x20];

5942
	u8         reserved_at_40[0x8];
5943 5944
	u8         group_id[0x18];

5945
	u8         reserved_at_60[0x20];
5946 5947 5948 5949 5950 5951 5952 5953 5954 5955
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
5956
	u8         reserved_at_10[0x10];
5957

5958
	u8         reserved_at_20[0x10];
5959 5960
	u8         op_mod[0x10];

5961 5962 5963 5964 5965
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5966 5967

	u8         table_type[0x8];
5968
	u8         reserved_at_88[0x18];
5969

5970
	u8         reserved_at_a0[0x8];
5971 5972
	u8         table_id[0x18];

5973
	u8         reserved_at_c0[0x20];
5974 5975 5976

	u8         start_flow_index[0x20];

5977
	u8         reserved_at_100[0x20];
5978 5979 5980

	u8         end_flow_index[0x20];

5981
	u8         reserved_at_140[0xa0];
5982

5983
	u8         reserved_at_1e0[0x18];
5984 5985 5986 5987
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

5988
	u8         reserved_at_1200[0xe00];
5989 5990 5991 5992
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
5993
	u8         reserved_at_8[0x18];
5994 5995 5996

	u8         syndrome[0x20];

5997
	u8         reserved_at_40[0x18];
5998 5999
	u8         eq_number[0x8];

6000
	u8         reserved_at_60[0x20];
6001 6002 6003 6004
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6005
	u8         reserved_at_10[0x10];
6006

6007
	u8         reserved_at_20[0x10];
6008 6009
	u8         op_mod[0x10];

6010
	u8         reserved_at_40[0x40];
6011 6012 6013

	struct mlx5_ifc_eqc_bits eq_context_entry;

6014
	u8         reserved_at_280[0x40];
6015 6016 6017

	u8         event_bitmask[0x40];

6018
	u8         reserved_at_300[0x580];
6019 6020 6021 6022 6023 6024

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6025
	u8         reserved_at_8[0x18];
6026 6027 6028

	u8         syndrome[0x20];

6029
	u8         reserved_at_40[0x8];
6030 6031
	u8         dctn[0x18];

6032
	u8         reserved_at_60[0x20];
6033 6034 6035 6036
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6037
	u8         reserved_at_10[0x10];
6038

6039
	u8         reserved_at_20[0x10];
6040 6041
	u8         op_mod[0x10];

6042
	u8         reserved_at_40[0x40];
6043 6044 6045

	struct mlx5_ifc_dctc_bits dct_context_entry;

6046
	u8         reserved_at_280[0x180];
6047 6048 6049 6050
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6051
	u8         reserved_at_8[0x18];
6052 6053 6054

	u8         syndrome[0x20];

6055
	u8         reserved_at_40[0x8];
6056 6057
	u8         cqn[0x18];

6058
	u8         reserved_at_60[0x20];
6059 6060 6061 6062
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6063
	u8         reserved_at_10[0x10];
6064

6065
	u8         reserved_at_20[0x10];
6066 6067
	u8         op_mod[0x10];

6068
	u8         reserved_at_40[0x40];
6069 6070 6071

	struct mlx5_ifc_cqc_bits cq_context;

6072
	u8         reserved_at_280[0x600];
6073 6074 6075 6076 6077 6078

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6079
	u8         reserved_at_8[0x18];
6080 6081 6082

	u8         syndrome[0x20];

6083
	u8         reserved_at_40[0x4];
6084 6085 6086
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6087
	u8         reserved_at_60[0x20];
6088 6089 6090 6091 6092 6093 6094 6095 6096
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6097
	u8         reserved_at_10[0x10];
6098

6099
	u8         reserved_at_20[0x10];
6100 6101
	u8         op_mod[0x10];

6102
	u8         reserved_at_40[0x4];
6103 6104 6105
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6106
	u8         reserved_at_60[0x20];
6107 6108 6109 6110
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6111
	u8         reserved_at_8[0x18];
6112 6113 6114

	u8         syndrome[0x20];

6115
	u8         reserved_at_40[0x40];
6116 6117 6118 6119
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6120
	u8         reserved_at_10[0x10];
6121

6122
	u8         reserved_at_20[0x10];
6123 6124
	u8         op_mod[0x10];

6125
	u8         reserved_at_40[0x8];
6126 6127
	u8         qpn[0x18];

6128
	u8         reserved_at_60[0x20];
6129 6130 6131 6132 6133 6134

	u8         multicast_gid[16][0x8];
};

struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6135
	u8         reserved_at_8[0x18];
6136 6137 6138

	u8         syndrome[0x20];

6139
	u8         reserved_at_40[0x40];
6140 6141 6142 6143 6144 6145 6146 6147
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6148
	u8         reserved_at_10[0x10];
6149

6150
	u8         reserved_at_20[0x10];
6151 6152
	u8         op_mod[0x10];

6153
	u8         reserved_at_40[0x8];
6154 6155
	u8         xrc_srqn[0x18];

6156
	u8         reserved_at_60[0x10];
6157 6158 6159 6160 6161
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6162
	u8         reserved_at_8[0x18];
6163 6164 6165

	u8         syndrome[0x20];

6166
	u8         reserved_at_40[0x40];
6167 6168 6169 6170 6171 6172 6173 6174
};

enum {
	MLX5_ARM_RQ_IN_OP_MOD_SRQ_  = 0x1,
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6175
	u8         reserved_at_10[0x10];
6176

6177
	u8         reserved_at_20[0x10];
6178 6179
	u8         op_mod[0x10];

6180
	u8         reserved_at_40[0x8];
6181 6182
	u8         srq_number[0x18];

6183
	u8         reserved_at_60[0x10];
6184 6185 6186 6187 6188
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6189
	u8         reserved_at_8[0x18];
6190 6191 6192

	u8         syndrome[0x20];

6193
	u8         reserved_at_40[0x40];
6194 6195 6196 6197
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6198
	u8         reserved_at_10[0x10];
6199

6200
	u8         reserved_at_20[0x10];
6201 6202
	u8         op_mod[0x10];

6203
	u8         reserved_at_40[0x8];
6204 6205
	u8         dct_number[0x18];

6206
	u8         reserved_at_60[0x20];
6207 6208 6209 6210
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6211
	u8         reserved_at_8[0x18];
6212 6213 6214

	u8         syndrome[0x20];

6215
	u8         reserved_at_40[0x8];
6216 6217
	u8         xrcd[0x18];

6218
	u8         reserved_at_60[0x20];
6219 6220 6221 6222
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6223
	u8         reserved_at_10[0x10];
6224

6225
	u8         reserved_at_20[0x10];
6226 6227
	u8         op_mod[0x10];

6228
	u8         reserved_at_40[0x40];
6229 6230 6231 6232
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6233
	u8         reserved_at_8[0x18];
6234 6235 6236

	u8         syndrome[0x20];

6237
	u8         reserved_at_40[0x8];
6238 6239
	u8         uar[0x18];

6240
	u8         reserved_at_60[0x20];
6241 6242 6243 6244
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6245
	u8         reserved_at_10[0x10];
6246

6247
	u8         reserved_at_20[0x10];
6248 6249
	u8         op_mod[0x10];

6250
	u8         reserved_at_40[0x40];
6251 6252 6253 6254
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6255
	u8         reserved_at_8[0x18];
6256 6257 6258

	u8         syndrome[0x20];

6259
	u8         reserved_at_40[0x8];
6260 6261
	u8         transport_domain[0x18];

6262
	u8         reserved_at_60[0x20];
6263 6264 6265 6266
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6267
	u8         reserved_at_10[0x10];
6268

6269
	u8         reserved_at_20[0x10];
6270 6271
	u8         op_mod[0x10];

6272
	u8         reserved_at_40[0x40];
6273 6274 6275 6276
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6277
	u8         reserved_at_8[0x18];
6278 6279 6280

	u8         syndrome[0x20];

6281
	u8         reserved_at_40[0x18];
6282 6283
	u8         counter_set_id[0x8];

6284
	u8         reserved_at_60[0x20];
6285 6286 6287 6288
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6289
	u8         reserved_at_10[0x10];
6290

6291
	u8         reserved_at_20[0x10];
6292 6293
	u8         op_mod[0x10];

6294
	u8         reserved_at_40[0x40];
6295 6296 6297 6298
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6299
	u8         reserved_at_8[0x18];
6300 6301 6302

	u8         syndrome[0x20];

6303
	u8         reserved_at_40[0x8];
6304 6305
	u8         pd[0x18];

6306
	u8         reserved_at_60[0x20];
6307 6308 6309
};

struct mlx5_ifc_alloc_pd_in_bits {
6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
6332
	u8         opcode[0x10];
6333
	u8         reserved_at_10[0x10];
6334

6335
	u8         reserved_at_20[0x10];
6336 6337
	u8         op_mod[0x10];

6338
	u8         reserved_at_40[0x40];
6339 6340 6341 6342
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6343
	u8         reserved_at_8[0x18];
6344 6345 6346

	u8         syndrome[0x20];

6347
	u8         reserved_at_40[0x40];
6348 6349 6350 6351
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6352
	u8         reserved_at_10[0x10];
6353

6354
	u8         reserved_at_20[0x10];
6355 6356
	u8         op_mod[0x10];

6357
	u8         reserved_at_40[0x20];
6358

6359
	u8         reserved_at_60[0x10];
6360 6361 6362 6363 6364
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
6365
	u8         reserved_at_8[0x18];
6366 6367 6368

	u8         syndrome[0x20];

6369
	u8         reserved_at_40[0x40];
6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
6381
	u8         reserved_at_10[0x10];
6382

6383
	u8         reserved_at_20[0x10];
6384 6385
	u8         op_mod[0x10];

6386
	u8         reserved_at_40[0x10];
6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6399
	u8         reserved_at_12[0x2];
6400
	u8         lane[0x4];
6401
	u8         reserved_at_18[0x8];
6402

6403
	u8         reserved_at_20[0x20];
6404

6405
	u8         reserved_at_40[0x7];
6406 6407 6408 6409 6410
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

6411
	u8         reserved_at_60[0xc];
6412 6413 6414 6415
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

6416
	u8         reserved_at_80[0x20];
6417 6418 6419 6420 6421 6422 6423
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
6424
	u8         reserved_at_12[0x2];
6425
	u8         lane[0x4];
6426
	u8         reserved_at_18[0x8];
6427 6428

	u8         time_to_link_up[0x10];
6429
	u8         reserved_at_30[0xc];
6430 6431 6432 6433 6434
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

6435
	u8         reserved_at_60[0x4];
6436 6437 6438 6439 6440 6441
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

6442
	u8         reserved_at_a0[0x10];
6443 6444
	u8         height_sigma[0x10];

6445
	u8         reserved_at_c0[0x20];
6446

6447
	u8         reserved_at_e0[0x4];
6448 6449 6450
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

6451
	u8         reserved_at_100[0x8];
6452
	u8         phase_eo_pos[0x8];
6453
	u8         reserved_at_110[0x8];
6454 6455 6456 6457 6458 6459 6460
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
6461
	u8         reserved_at_0[0x8];
6462
	u8         local_port[0x8];
6463
	u8         reserved_at_10[0x10];
6464

6465
	u8         reserved_at_20[0x1c];
6466 6467
	u8         vl_hw_cap[0x4];

6468
	u8         reserved_at_40[0x1c];
6469 6470
	u8         vl_admin[0x4];

6471
	u8         reserved_at_60[0x1c];
6472 6473 6474 6475 6476 6477
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6478
	u8         reserved_at_10[0x4];
6479
	u8         admin_status[0x4];
6480
	u8         reserved_at_18[0x4];
6481 6482
	u8         oper_status[0x4];

6483
	u8         reserved_at_20[0x60];
6484 6485 6486
};

struct mlx5_ifc_ptys_reg_bits {
6487
	u8         reserved_at_0[0x8];
6488
	u8         local_port[0x8];
6489
	u8         reserved_at_10[0xd];
6490 6491
	u8         proto_mask[0x3];

6492
	u8         reserved_at_20[0x40];
6493 6494 6495 6496 6497 6498

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

6499
	u8         reserved_at_a0[0x20];
6500 6501 6502 6503 6504 6505

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

6506
	u8         reserved_at_100[0x20];
6507 6508 6509 6510 6511 6512

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

6513
	u8         reserved_at_160[0x20];
6514 6515 6516

	u8         eth_proto_lp_advertise[0x20];

6517
	u8         reserved_at_1a0[0x60];
6518 6519
};

6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

6531
struct mlx5_ifc_ptas_reg_bits {
6532
	u8         reserved_at_0[0x20];
6533 6534

	u8         algorithm_options[0x10];
6535
	u8         reserved_at_30[0x4];
6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
6561
	u8         reserved_at_110[0x8];
6562 6563 6564 6565 6566
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

6567
	u8         reserved_at_140[0x15];
6568 6569 6570 6571 6572 6573 6574
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
6575
	u8         reserved_at_18[0x8];
6576

6577
	u8         reserved_at_20[0x20];
6578 6579 6580
};

struct mlx5_ifc_pqdr_reg_bits {
6581
	u8         reserved_at_0[0x8];
6582
	u8         local_port[0x8];
6583
	u8         reserved_at_10[0x5];
6584
	u8         prio[0x3];
6585
	u8         reserved_at_18[0x6];
6586 6587
	u8         mode[0x2];

6588
	u8         reserved_at_20[0x20];
6589

6590
	u8         reserved_at_40[0x10];
6591 6592
	u8         min_threshold[0x10];

6593
	u8         reserved_at_60[0x10];
6594 6595
	u8         max_threshold[0x10];

6596
	u8         reserved_at_80[0x10];
6597 6598
	u8         mark_probability_denominator[0x10];

6599
	u8         reserved_at_a0[0x60];
6600 6601 6602
};

struct mlx5_ifc_ppsc_reg_bits {
6603
	u8         reserved_at_0[0x8];
6604
	u8         local_port[0x8];
6605
	u8         reserved_at_10[0x10];
6606

6607
	u8         reserved_at_20[0x60];
6608

6609
	u8         reserved_at_80[0x1c];
6610 6611
	u8         wrps_admin[0x4];

6612
	u8         reserved_at_a0[0x1c];
6613 6614
	u8         wrps_status[0x4];

6615
	u8         reserved_at_c0[0x8];
6616
	u8         up_threshold[0x8];
6617
	u8         reserved_at_d0[0x8];
6618 6619
	u8         down_threshold[0x8];

6620
	u8         reserved_at_e0[0x20];
6621

6622
	u8         reserved_at_100[0x1c];
6623 6624
	u8         srps_admin[0x4];

6625
	u8         reserved_at_120[0x1c];
6626 6627
	u8         srps_status[0x4];

6628
	u8         reserved_at_140[0x40];
6629 6630 6631
};

struct mlx5_ifc_pplr_reg_bits {
6632
	u8         reserved_at_0[0x8];
6633
	u8         local_port[0x8];
6634
	u8         reserved_at_10[0x10];
6635

6636
	u8         reserved_at_20[0x8];
6637
	u8         lb_cap[0x8];
6638
	u8         reserved_at_30[0x8];
6639 6640 6641 6642
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
6643
	u8         reserved_at_0[0x8];
6644
	u8         local_port[0x8];
6645
	u8         reserved_at_10[0x10];
6646

6647
	u8         reserved_at_20[0x20];
6648 6649 6650 6651

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
6652
	u8         reserved_at_58[0x8];
6653 6654 6655 6656

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

6657
	u8         reserved_at_80[0x20];
6658 6659 6660 6661 6662 6663
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
6664
	u8         reserved_at_12[0x8];
6665 6666 6667
	u8         grp[0x6];

	u8         clr[0x1];
6668
	u8         reserved_at_21[0x1c];
6669 6670 6671 6672 6673 6674
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

struct mlx5_ifc_ppad_reg_bits {
6675
	u8         reserved_at_0[0x3];
6676
	u8         single_mac[0x1];
6677
	u8         reserved_at_4[0x4];
6678 6679 6680 6681 6682
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

6683
	u8         reserved_at_40[0x40];
6684 6685 6686
};

struct mlx5_ifc_pmtu_reg_bits {
6687
	u8         reserved_at_0[0x8];
6688
	u8         local_port[0x8];
6689
	u8         reserved_at_10[0x10];
6690 6691

	u8         max_mtu[0x10];
6692
	u8         reserved_at_30[0x10];
6693 6694

	u8         admin_mtu[0x10];
6695
	u8         reserved_at_50[0x10];
6696 6697

	u8         oper_mtu[0x10];
6698
	u8         reserved_at_70[0x10];
6699 6700 6701
};

struct mlx5_ifc_pmpr_reg_bits {
6702
	u8         reserved_at_0[0x8];
6703
	u8         module[0x8];
6704
	u8         reserved_at_10[0x10];
6705

6706
	u8         reserved_at_20[0x18];
6707 6708
	u8         attenuation_5g[0x8];

6709
	u8         reserved_at_40[0x18];
6710 6711
	u8         attenuation_7g[0x8];

6712
	u8         reserved_at_60[0x18];
6713 6714 6715 6716
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
6717
	u8         reserved_at_0[0x8];
6718
	u8         module[0x8];
6719
	u8         reserved_at_10[0xc];
6720 6721
	u8         module_status[0x4];

6722
	u8         reserved_at_20[0x60];
6723 6724 6725 6726 6727 6728 6729
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
6730
	u8         reserved_at_0[0x4];
6731 6732
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
6733
	u8         reserved_at_10[0x10];
6734 6735

	u8         e[0x1];
6736
	u8         reserved_at_21[0x1f];
6737 6738 6739 6740
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
6741
	u8         reserved_at_1[0x7];
6742
	u8         local_port[0x8];
6743
	u8         reserved_at_10[0x8];
6744 6745 6746 6747 6748 6749 6750 6751 6752 6753
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

6754
	u8         reserved_at_a0[0x160];
6755 6756 6757
};

struct mlx5_ifc_pmaos_reg_bits {
6758
	u8         reserved_at_0[0x8];
6759
	u8         module[0x8];
6760
	u8         reserved_at_10[0x4];
6761
	u8         admin_status[0x4];
6762
	u8         reserved_at_18[0x4];
6763 6764 6765 6766
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6767
	u8         reserved_at_22[0x1c];
6768 6769
	u8         e[0x2];

6770
	u8         reserved_at_40[0x40];
6771 6772 6773
};

struct mlx5_ifc_plpc_reg_bits {
6774
	u8         reserved_at_0[0x4];
6775
	u8         profile_id[0xc];
6776
	u8         reserved_at_10[0x4];
6777
	u8         proto_mask[0x4];
6778
	u8         reserved_at_18[0x8];
6779

6780
	u8         reserved_at_20[0x10];
6781 6782
	u8         lane_speed[0x10];

6783
	u8         reserved_at_40[0x17];
6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

6796
	u8         reserved_at_c0[0x80];
6797 6798 6799
};

struct mlx5_ifc_plib_reg_bits {
6800
	u8         reserved_at_0[0x8];
6801
	u8         local_port[0x8];
6802
	u8         reserved_at_10[0x8];
6803 6804
	u8         ib_port[0x8];

6805
	u8         reserved_at_20[0x60];
6806 6807 6808
};

struct mlx5_ifc_plbf_reg_bits {
6809
	u8         reserved_at_0[0x8];
6810
	u8         local_port[0x8];
6811
	u8         reserved_at_10[0xd];
6812 6813
	u8         lbf_mode[0x3];

6814
	u8         reserved_at_20[0x20];
6815 6816 6817
};

struct mlx5_ifc_pipg_reg_bits {
6818
	u8         reserved_at_0[0x8];
6819
	u8         local_port[0x8];
6820
	u8         reserved_at_10[0x10];
6821 6822

	u8         dic[0x1];
6823
	u8         reserved_at_21[0x19];
6824
	u8         ipg[0x4];
6825
	u8         reserved_at_3e[0x2];
6826 6827 6828
};

struct mlx5_ifc_pifr_reg_bits {
6829
	u8         reserved_at_0[0x8];
6830
	u8         local_port[0x8];
6831
	u8         reserved_at_10[0x10];
6832

6833
	u8         reserved_at_20[0xe0];
6834 6835 6836 6837 6838 6839 6840

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
6841
	u8         reserved_at_0[0x8];
6842
	u8         local_port[0x8];
6843
	u8         reserved_at_10[0x10];
6844 6845

	u8         ppan[0x4];
6846
	u8         reserved_at_24[0x4];
6847
	u8         prio_mask_tx[0x8];
6848
	u8         reserved_at_30[0x8];
6849 6850 6851 6852
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
6853
	u8         reserved_at_42[0x6];
6854
	u8         pfctx[0x8];
6855
	u8         reserved_at_50[0x10];
6856 6857 6858

	u8         pprx[0x1];
	u8         aprx[0x1];
6859
	u8         reserved_at_62[0x6];
6860
	u8         pfcrx[0x8];
6861
	u8         reserved_at_70[0x10];
6862

6863
	u8         reserved_at_80[0x80];
6864 6865 6866 6867
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
6868
	u8         reserved_at_4[0x4];
6869
	u8         local_port[0x8];
6870
	u8         reserved_at_10[0x10];
6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

6885
	u8         reserved_at_140[0x80];
6886 6887 6888
};

struct mlx5_ifc_peir_reg_bits {
6889
	u8         reserved_at_0[0x8];
6890
	u8         local_port[0x8];
6891
	u8         reserved_at_10[0x10];
6892

6893
	u8         reserved_at_20[0xc];
6894
	u8         error_count[0x4];
6895
	u8         reserved_at_30[0x10];
6896

6897
	u8         reserved_at_40[0xc];
6898
	u8         lane[0x4];
6899
	u8         reserved_at_50[0x8];
6900 6901 6902 6903
	u8         error_type[0x8];
};

struct mlx5_ifc_pcap_reg_bits {
6904
	u8         reserved_at_0[0x8];
6905
	u8         local_port[0x8];
6906
	u8         reserved_at_10[0x10];
6907 6908 6909 6910 6911 6912 6913

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
6914
	u8         reserved_at_10[0x4];
6915
	u8         admin_status[0x4];
6916
	u8         reserved_at_18[0x4];
6917 6918 6919 6920
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
6921
	u8         reserved_at_22[0x1c];
6922 6923
	u8         e[0x2];

6924
	u8         reserved_at_40[0x40];
6925 6926 6927
};

struct mlx5_ifc_pamp_reg_bits {
6928
	u8         reserved_at_0[0x8];
6929
	u8         opamp_group[0x8];
6930
	u8         reserved_at_10[0xc];
6931 6932 6933
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
6934
	u8         reserved_at_30[0x4];
6935 6936 6937 6938 6939
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

6940 6941 6942 6943 6944 6945 6946 6947 6948 6949
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

6950
struct mlx5_ifc_lane_2_module_mapping_bits {
6951
	u8         reserved_at_0[0x6];
6952
	u8         rx_lane[0x2];
6953
	u8         reserved_at_8[0x6];
6954
	u8         tx_lane[0x2];
6955
	u8         reserved_at_10[0x8];
6956 6957 6958 6959
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
6960
	u8         reserved_at_0[0x6];
6961 6962
	u8         lossy[0x1];
	u8         epsb[0x1];
6963
	u8         reserved_at_8[0xc];
6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
6975
	u8         reserved_at_0[0x18];
6976 6977
	u8         power_settings_level[0x8];

6978
	u8         reserved_at_20[0x60];
6979 6980 6981 6982
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
6983
	u8         reserved_at_1[0x1f];
6984

6985
	u8         reserved_at_20[0x60];
6986 6987 6988
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
6989
	u8         reserved_at_0[0x20];
6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7002
	u8         reserved_at_41[0x7];
7003 7004 7005 7006 7007 7008 7009 7010
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7011
	u8         reserved_at_80[0x20];
7012 7013 7014 7015 7016 7017 7018

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7019
	u8         reserved_at_e0[0x1];
7020
	u8         grh[0x1];
7021
	u8         reserved_at_e2[0x2];
7022 7023 7024 7025 7026 7027 7028
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7029
	u8         reserved_at_0[0x10];
7030 7031 7032 7033
	u8         function_id[0x10];

	u8         num_pages[0x20];

7034
	u8         reserved_at_40[0xa0];
7035 7036 7037
};

struct mlx5_ifc_eqe_bits {
7038
	u8         reserved_at_0[0x8];
7039
	u8         event_type[0x8];
7040
	u8         reserved_at_10[0x8];
7041 7042
	u8         event_sub_type[0x8];

7043
	u8         reserved_at_20[0xe0];
7044 7045 7046

	union mlx5_ifc_event_auto_bits event_data;

7047
	u8         reserved_at_1e0[0x10];
7048
	u8         signature[0x8];
7049
	u8         reserved_at_1f8[0x7];
7050 7051 7052 7053 7054 7055 7056 7057 7058
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7059
	u8         reserved_at_8[0x18];
7060 7061 7062 7063 7064 7065

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7066
	u8         reserved_at_77[0x9];
7067 7068 7069 7070 7071 7072 7073 7074

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7075
	u8         reserved_at_1b7[0x9];
7076 7077 7078 7079 7080

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7081
	u8         reserved_at_1f0[0x8];
7082 7083 7084 7085 7086 7087
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7088
	u8         reserved_at_8[0x18];
7089 7090 7091 7092 7093 7094 7095 7096

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7097
	u8         reserved_at_10[0x10];
7098

7099
	u8         reserved_at_20[0x10];
7100 7101 7102 7103 7104 7105 7106 7107
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7108
	u8         reserved_at_1000[0x180];
7109 7110 7111 7112

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7113
	u8         reserved_at_11b6[0xa];
7114 7115 7116

	u8         block_number[0x20];

7117
	u8         reserved_at_11e0[0x8];
7118 7119 7120 7121 7122 7123 7124 7125 7126
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7127
	u8         reserved_at_38[0x6];
7128 7129 7130 7131
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7213
	u8         reserved_at_40[0x40];
7214 7215 7216 7217

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7218
	u8         reserved_at_b4[0x2];
7219 7220 7221 7222 7223 7224
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7225
	u8         reserved_at_e0[0xf00];
7226 7227

	u8         initializing[0x1];
7228
	u8         reserved_at_fe1[0x4];
7229
	u8         nic_interface_supported[0x3];
7230
	u8         reserved_at_fe8[0x18];
7231 7232 7233 7234 7235

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7236
	u8         reserved_at_1220[0x6e40];
7237

7238
	u8         reserved_at_8060[0x1f];
7239 7240 7241 7242 7243
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7244
	u8         reserved_at_80a0[0x17fc0];
7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262
};

union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
7263
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
7286
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
7287 7288 7289 7290
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
7291
	u8         reserved_at_0[0x60e0];
7292 7293 7294 7295
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
7296
	u8         reserved_at_0[0x200];
7297 7298 7299 7300
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
7301
	u8         reserved_at_0[0x20060];
7302 7303
};

7304 7305
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
7306
	u8         reserved_at_8[0x18];
7307 7308 7309

	u8         syndrome[0x20];

7310
	u8         reserved_at_40[0x40];
7311 7312 7313 7314
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
7315
	u8         reserved_at_10[0x10];
7316

7317
	u8         reserved_at_20[0x10];
7318 7319
	u8         op_mod[0x10];

7320 7321 7322 7323 7324
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
7325 7326

	u8         table_type[0x8];
7327
	u8         reserved_at_88[0x18];
7328

7329
	u8         reserved_at_a0[0x8];
7330 7331
	u8         table_id[0x18];

7332
	u8         reserved_at_c0[0x140];
7333 7334
};

7335 7336 7337 7338 7339 7340
enum {
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
7341
	u8         reserved_at_8[0x18];
7342 7343 7344

	u8         syndrome[0x20];

7345
	u8         reserved_at_40[0x40];
7346 7347 7348 7349
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
7350
	u8         reserved_at_10[0x10];
7351

7352
	u8         reserved_at_20[0x10];
7353 7354
	u8         op_mod[0x10];

7355 7356 7357
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
7358

7359
	u8         reserved_at_60[0x10];
7360 7361 7362
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
7363
	u8         reserved_at_88[0x18];
7364

7365
	u8         reserved_at_a0[0x8];
7366 7367
	u8         table_id[0x18];

7368
	u8         reserved_at_c0[0x4];
7369
	u8         table_miss_mode[0x4];
7370
	u8         reserved_at_c8[0x18];
7371

7372
	u8         reserved_at_e0[0x8];
7373 7374
	u8         table_miss_id[0x18];

7375
	u8         reserved_at_100[0x100];
7376 7377
};

7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

7453
#endif /* MLX5_IFC_H */