timer.c 8.6 KB
Newer Older
1
/*
2 3
 *
 * Copyright (C) 2007 Google, Inc.
4
 * Copyright (c) 2009-2012, The Linux Foundation. All rights reserved.
5 6 7 8 9 10 11 12 13 14 15 16
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

17 18
#include <linux/clocksource.h>
#include <linux/clockchips.h>
19 20 21
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
22
#include <linux/io.h>
23 24 25
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
26 27

#include <asm/mach/time.h>
S
Stephen Boyd 已提交
28
#include <asm/hardware/gic.h>
29
#include <asm/localtimer.h>
S
Stephen Boyd 已提交
30
#include <asm/sched_clock.h>
S
Stephen Boyd 已提交
31

32
#include "common.h"
33 34 35 36

#define TIMER_MATCH_VAL         0x0000
#define TIMER_COUNT_VAL         0x0004
#define TIMER_ENABLE            0x0008
37 38
#define TIMER_ENABLE_CLR_ON_MATCH_EN    BIT(1)
#define TIMER_ENABLE_EN                 BIT(0)
39
#define TIMER_CLEAR             0x000C
40
#define DGT_CLK_CTL_DIV_4	0x3
41 42

#define GPT_HZ 32768
J
Jeff Ohlstein 已提交
43

44
#define MSM_DGT_SHIFT 5
45

46
static void __iomem *event_base;
47

48 49
static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
{
50
	struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
51 52
	/* Stop the timer tick */
	if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
53
		u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
54
		ctrl &= ~TIMER_ENABLE_EN;
55
		writel_relaxed(ctrl, event_base + TIMER_ENABLE);
56
	}
57 58 59 60 61 62 63
	evt->event_handler(evt);
	return IRQ_HANDLED;
}

static int msm_timer_set_next_event(unsigned long cycles,
				    struct clock_event_device *evt)
{
64
	u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
65

66 67 68
	writel_relaxed(0, event_base + TIMER_CLEAR);
	writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
	writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
69 70 71 72 73 74
	return 0;
}

static void msm_timer_set_mode(enum clock_event_mode mode,
			      struct clock_event_device *evt)
{
75 76
	u32 ctrl;

77
	ctrl = readl_relaxed(event_base + TIMER_ENABLE);
78
	ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
79

80 81 82 83 84
	switch (mode) {
	case CLOCK_EVT_MODE_RESUME:
	case CLOCK_EVT_MODE_PERIODIC:
		break;
	case CLOCK_EVT_MODE_ONESHOT:
85
		/* Timer is enabled in set_next_event */
86 87 88 89 90
		break;
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
		break;
	}
91
	writel_relaxed(ctrl, event_base + TIMER_ENABLE);
92 93
}

94 95 96 97 98 99 100 101 102 103
static struct clock_event_device msm_clockevent = {
	.name		= "gp_timer",
	.features	= CLOCK_EVT_FEAT_ONESHOT,
	.rating		= 200,
	.set_next_event	= msm_timer_set_next_event,
	.set_mode	= msm_timer_set_mode,
};

static union {
	struct clock_event_device *evt;
104
	struct clock_event_device * __percpu *percpu_evt;
105 106 107 108
} msm_evt;

static void __iomem *source_base;

S
Stephen Boyd 已提交
109
static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
110 111 112 113
{
	return readl_relaxed(source_base + TIMER_COUNT_VAL);
}

S
Stephen Boyd 已提交
114
static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
115 116 117 118 119
{
	/*
	 * Shift timer count down by a constant due to unreliable lower bits
	 * on some targets.
	 */
120
	return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
121 122 123 124 125 126
}

static struct clocksource msm_clocksource = {
	.name	= "dg_timer",
	.rating	= 300,
	.read	= msm_read_timer_count,
127
	.mask	= CLOCKSOURCE_MASK(32),
128
	.flags	= CLOCK_SOURCE_IS_CONTINUOUS,
129 130
};

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
#ifdef CONFIG_LOCAL_TIMERS
static int __cpuinit msm_local_timer_setup(struct clock_event_device *evt)
{
	/* Use existing clock_event for cpu 0 */
	if (!smp_processor_id())
		return 0;

	writel_relaxed(0, event_base + TIMER_ENABLE);
	writel_relaxed(0, event_base + TIMER_CLEAR);
	writel_relaxed(~0, event_base + TIMER_MATCH_VAL);
	evt->irq = msm_clockevent.irq;
	evt->name = "local_timer";
	evt->features = msm_clockevent.features;
	evt->rating = msm_clockevent.rating;
	evt->set_mode = msm_timer_set_mode;
	evt->set_next_event = msm_timer_set_next_event;

	*__this_cpu_ptr(msm_evt.percpu_evt) = evt;
149
	clockevents_config_and_register(evt, GPT_HZ, 4, 0xf0000000);
150
	enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
	return 0;
}

static void msm_local_timer_stop(struct clock_event_device *evt)
{
	evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
	disable_percpu_irq(evt->irq);
}

static struct local_timer_ops msm_local_timer_ops __cpuinitdata = {
	.setup	= msm_local_timer_setup,
	.stop	= msm_local_timer_stop,
};
#endif /* CONFIG_LOCAL_TIMERS */

S
Stephen Boyd 已提交
166 167 168 169 170
static notrace u32 msm_sched_clock_read(void)
{
	return msm_clocksource.read(&msm_clocksource);
}

171 172
static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
				  bool percpu)
173
{
174 175
	struct clock_event_device *ce = &msm_clockevent;
	struct clocksource *cs = &msm_clocksource;
176 177
	int res;

178 179 180
	writel_relaxed(0, event_base + TIMER_ENABLE);
	writel_relaxed(0, event_base + TIMER_CLEAR);
	writel_relaxed(~0, event_base + TIMER_MATCH_VAL);
181
	ce->cpumask = cpumask_of(0);
182
	ce->irq = irq;
183

184
	clockevents_config_and_register(ce, GPT_HZ, 4, 0xffffffff);
185
	if (percpu) {
186 187
		msm_evt.percpu_evt = alloc_percpu(struct clock_event_device *);
		if (!msm_evt.percpu_evt) {
188 189
			pr_err("memory allocation failed for %s\n", ce->name);
			goto err;
190
		}
191
		*__this_cpu_ptr(msm_evt.percpu_evt) = ce;
192
		res = request_percpu_irq(ce->irq, msm_timer_interrupt,
193
					 ce->name, msm_evt.percpu_evt);
194
		if (!res) {
195
			enable_percpu_irq(ce->irq, IRQ_TYPE_EDGE_RISING);
196 197 198 199
#ifdef CONFIG_LOCAL_TIMERS
			local_timer_register(&msm_local_timer_ops);
#endif
		}
200
	} else {
201
		msm_evt.evt = ce;
202 203
		res = request_irq(ce->irq, msm_timer_interrupt,
				  IRQF_TIMER | IRQF_NOBALANCING |
204
				  IRQF_TRIGGER_RISING, ce->name, &msm_evt.evt);
205
	}
206 207 208 209

	if (res)
		pr_err("request_irq failed for %s\n", ce->name);
err:
210
	writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
211
	res = clocksource_register_hz(cs, dgt_hz);
212
	if (res)
213
		pr_err("clocksource_register failed\n");
214
	setup_sched_clock(msm_sched_clock_read, sched_bits, dgt_hz);
215 216
}

217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
#ifdef CONFIG_OF
static const struct of_device_id msm_dgt_match[] __initconst = {
	{ .compatible = "qcom,msm-dgt" },
	{ },
};

static const struct of_device_id msm_gpt_match[] __initconst = {
	{ .compatible = "qcom,msm-gpt" },
	{ },
};

static void __init msm_dt_timer_init(void)
{
	struct device_node *np;
	u32 freq;
	int irq;
	struct resource res;
	u32 percpu_offset;
	void __iomem *dgt_clk_ctl;

	np = of_find_matching_node(NULL, msm_gpt_match);
	if (!np) {
		pr_err("Can't find GPT DT node\n");
		return;
	}

	event_base = of_iomap(np, 0);
	if (!event_base) {
		pr_err("Failed to map event base\n");
		return;
	}

	irq = irq_of_parse_and_map(np, 0);
	if (irq <= 0) {
		pr_err("Can't get irq\n");
		return;
	}
	of_node_put(np);

	np = of_find_matching_node(NULL, msm_dgt_match);
	if (!np) {
		pr_err("Can't find DGT DT node\n");
		return;
	}

	if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
		percpu_offset = 0;

	if (of_address_to_resource(np, 0, &res)) {
		pr_err("Failed to parse DGT resource\n");
		return;
	}

	source_base = ioremap(res.start + percpu_offset, resource_size(&res));
	if (!source_base) {
		pr_err("Failed to map source base\n");
		return;
	}

	if (!of_address_to_resource(np, 1, &res)) {
		dgt_clk_ctl = ioremap(res.start + percpu_offset,
				      resource_size(&res));
		if (!dgt_clk_ctl) {
			pr_err("Failed to map DGT control base\n");
			return;
		}
		writel_relaxed(DGT_CLK_CTL_DIV_4, dgt_clk_ctl);
		iounmap(dgt_clk_ctl);
	}

	if (of_property_read_u32(np, "clock-frequency", &freq)) {
		pr_err("Unknown frequency\n");
		return;
	}
	of_node_put(np);

	msm_timer_init(freq, 32, irq, !!percpu_offset);
}

struct sys_timer msm_dt_timer = {
	.init = msm_dt_timer_init
};
#endif

301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
static int __init msm_timer_map(phys_addr_t event, phys_addr_t source)
{
	event_base = ioremap(event, SZ_64);
	if (!event_base) {
		pr_err("Failed to map event base\n");
		return 1;
	}
	source_base = ioremap(source, SZ_64);
	if (!source_base) {
		pr_err("Failed to map source base\n");
		return 1;
	}
	return 0;
}

static void __init msm7x01_timer_init(void)
{
	struct clocksource *cs = &msm_clocksource;

	if (msm_timer_map(0xc0100000, 0xc0100010))
		return;
	cs->read = msm_read_timer_count_shift;
	cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
	/* 600 KHz */
	msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
			false);
}

struct sys_timer msm7x01_timer = {
	.init = msm7x01_timer_init
};

static void __init msm7x30_timer_init(void)
{
	if (msm_timer_map(0xc0100004, 0xc0100024))
		return;
	msm_timer_init(24576000 / 4, 32, 1, false);
}

struct sys_timer msm7x30_timer = {
	.init = msm7x30_timer_init
};

static void __init qsd8x50_timer_init(void)
{
	if (msm_timer_map(0xAC100000, 0xAC100010))
		return;
	msm_timer_init(19200000 / 4, 32, 7, false);
}

struct sys_timer qsd8x50_timer = {
	.init = qsd8x50_timer_init
353
};