mailbox.c 10.1 KB
Newer Older
1
/*
2
 * Mailbox reservation modules for OMAP2/3
3
 *
4
 * Copyright (C) 2006-2009 Nokia Corporation
5
 * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
6
 *        and  Paul Mundt
7 8 9 10 11 12 13 14 15
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */

#include <linux/clk.h>
#include <linux/err.h>
#include <linux/platform_device.h>
16
#include <linux/io.h>
17
#include <linux/pm_runtime.h>
18
#include <plat/mailbox.h>
19
#include <mach/irqs.h>
20

21 22 23 24 25 26
#define MAILBOX_REVISION		0x000
#define MAILBOX_MESSAGE(m)		(0x040 + 4 * (m))
#define MAILBOX_FIFOSTATUS(m)		(0x080 + 4 * (m))
#define MAILBOX_MSGSTATUS(m)		(0x0c0 + 4 * (m))
#define MAILBOX_IRQSTATUS(u)		(0x100 + 8 * (u))
#define MAILBOX_IRQENABLE(u)		(0x104 + 8 * (u))
27

28 29 30 31 32 33
#define OMAP4_MAILBOX_IRQSTATUS(u)	(0x104 + 10 * (u))
#define OMAP4_MAILBOX_IRQENABLE(u)	(0x108 + 10 * (u))
#define OMAP4_MAILBOX_IRQENABLE_CLR(u)	(0x10c + 10 * (u))

#define MAILBOX_IRQ_NEWMSG(m)		(1 << (2 * (m)))
#define MAILBOX_IRQ_NOTFULL(m)		(1 << (2 * (m) + 1))
34

35
#define MBOX_REG_SIZE			0x120
36 37 38

#define OMAP4_MBOX_REG_SIZE		0x130

39
#define MBOX_NR_REGS			(MBOX_REG_SIZE / sizeof(u32))
40
#define OMAP4_MBOX_NR_REGS		(OMAP4_MBOX_REG_SIZE / sizeof(u32))
41

42
static void __iomem *mbox_base;
43 44 45 46 47 48 49 50 51 52 53 54 55 56

struct omap_mbox2_fifo {
	unsigned long msg;
	unsigned long fifo_stat;
	unsigned long msg_stat;
};

struct omap_mbox2_priv {
	struct omap_mbox2_fifo tx_fifo;
	struct omap_mbox2_fifo rx_fifo;
	unsigned long irqenable;
	unsigned long irqstatus;
	u32 newmsg_bit;
	u32 notfull_bit;
57 58
	u32 ctx[OMAP4_MBOX_NR_REGS];
	unsigned long irqdisable;
59 60
};

61 62 63
static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
				  omap_mbox_type_t irq);

64
static inline unsigned int mbox_read_reg(size_t ofs)
65
{
66
	return __raw_readl(mbox_base + ofs);
67 68
}

69
static inline void mbox_write_reg(u32 val, size_t ofs)
70
{
71
	__raw_writel(val, mbox_base + ofs);
72 73 74
}

/* Mailbox H/W preparations */
75
static int omap2_mbox_startup(struct omap_mbox *mbox)
76
{
77
	u32 l;
78 79 80

	pm_runtime_enable(mbox->dev->parent);
	pm_runtime_get_sync(mbox->dev->parent);
81

82
	l = mbox_read_reg(MAILBOX_REVISION);
83
	pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
84

85 86
	omap2_mbox_enable_irq(mbox, IRQ_RX);

87 88 89
	return 0;
}

90
static void omap2_mbox_shutdown(struct omap_mbox *mbox)
91
{
92 93
	pm_runtime_put_sync(mbox->dev->parent);
	pm_runtime_disable(mbox->dev->parent);
94 95 96
}

/* Mailbox FIFO handle functions */
97
static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
98 99 100 101 102 103
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
	return (mbox_msg_t) mbox_read_reg(fifo->msg);
}

104
static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
105 106 107 108 109 110
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
	mbox_write_reg(msg, fifo->msg);
}

111
static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
112 113 114 115 116 117
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
	return (mbox_read_reg(fifo->msg_stat) == 0);
}

118
static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
119 120 121
{
	struct omap_mbox2_fifo *fifo =
		&((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
122
	return mbox_read_reg(fifo->fifo_stat);
123 124 125
}

/* Mailbox IRQ handle functions */
126
static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
127 128
		omap_mbox_type_t irq)
{
M
matt mooney 已提交
129
	struct omap_mbox2_priv *p = mbox->priv;
130 131 132 133 134 135 136
	u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;

	l = mbox_read_reg(p->irqenable);
	l |= bit;
	mbox_write_reg(l, p->irqenable);
}

137
static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
138 139
		omap_mbox_type_t irq)
{
M
matt mooney 已提交
140
	struct omap_mbox2_priv *p = mbox->priv;
141
	u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
142
	l = mbox_read_reg(p->irqdisable);
143
	l &= ~bit;
144
	mbox_write_reg(l, p->irqdisable);
145 146
}

147
static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
148 149
		omap_mbox_type_t irq)
{
M
matt mooney 已提交
150
	struct omap_mbox2_priv *p = mbox->priv;
151 152 153
	u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;

	mbox_write_reg(bit, p->irqstatus);
154 155 156

	/* Flush posted write for irq status to avoid spurious interrupts */
	mbox_read_reg(p->irqstatus);
157 158
}

159
static int omap2_mbox_is_irq(struct omap_mbox *mbox,
160 161
		omap_mbox_type_t irq)
{
M
matt mooney 已提交
162
	struct omap_mbox2_priv *p = mbox->priv;
163 164 165 166
	u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
	u32 enable = mbox_read_reg(p->irqenable);
	u32 status = mbox_read_reg(p->irqstatus);

167
	return (int)(enable & status & bit);
168 169
}

170 171 172 173
static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
{
	int i;
	struct omap_mbox2_priv *p = mbox->priv;
174 175 176 177 178 179
	int nr_regs;
	if (cpu_is_omap44xx())
		nr_regs = OMAP4_MBOX_NR_REGS;
	else
		nr_regs = MBOX_NR_REGS;
	for (i = 0; i < nr_regs; i++) {
180 181 182 183 184 185 186 187 188 189 190
		p->ctx[i] = mbox_read_reg(i * sizeof(u32));

		dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
			i, p->ctx[i]);
	}
}

static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
{
	int i;
	struct omap_mbox2_priv *p = mbox->priv;
191 192 193 194 195 196
	int nr_regs;
	if (cpu_is_omap44xx())
		nr_regs = OMAP4_MBOX_NR_REGS;
	else
		nr_regs = MBOX_NR_REGS;
	for (i = 0; i < nr_regs; i++) {
197 198 199 200 201 202 203
		mbox_write_reg(p->ctx[i], i * sizeof(u32));

		dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
			i, p->ctx[i]);
	}
}

204 205 206 207 208 209 210 211 212 213 214 215
static struct omap_mbox_ops omap2_mbox_ops = {
	.type		= OMAP_MBOX_TYPE2,
	.startup	= omap2_mbox_startup,
	.shutdown	= omap2_mbox_shutdown,
	.fifo_read	= omap2_mbox_fifo_read,
	.fifo_write	= omap2_mbox_fifo_write,
	.fifo_empty	= omap2_mbox_fifo_empty,
	.fifo_full	= omap2_mbox_fifo_full,
	.enable_irq	= omap2_mbox_enable_irq,
	.disable_irq	= omap2_mbox_disable_irq,
	.ack_irq	= omap2_mbox_ack_irq,
	.is_irq		= omap2_mbox_is_irq,
216 217
	.save_ctx	= omap2_mbox_save_ctx,
	.restore_ctx	= omap2_mbox_restore_ctx,
218 219 220 221 222 223 224 225 226 227
};

/*
 * MAILBOX 0: ARM -> DSP,
 * MAILBOX 1: ARM <- DSP.
 * MAILBOX 2: ARM -> IVA,
 * MAILBOX 3: ARM <- IVA.
 */

/* FIXME: the following structs should be filled automatically by the user id */
228

229
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP2)
230 231 232
/* DSP */
static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
	.tx_fifo = {
233 234
		.msg		= MAILBOX_MESSAGE(0),
		.fifo_stat	= MAILBOX_FIFOSTATUS(0),
235 236
	},
	.rx_fifo = {
237 238
		.msg		= MAILBOX_MESSAGE(1),
		.msg_stat	= MAILBOX_MSGSTATUS(1),
239
	},
240 241
	.irqenable	= MAILBOX_IRQENABLE(0),
	.irqstatus	= MAILBOX_IRQSTATUS(0),
242 243
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(0),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(1),
244 245 246
	.irqdisable	= MAILBOX_IRQENABLE(0),
};

247 248 249 250 251
struct omap_mbox mbox_dsp_info = {
	.name	= "dsp",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_dsp_priv,
};
252
#endif
253

254
#if defined(CONFIG_ARCH_OMAP3)
255
struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL };
256
#endif
257

258
#if defined(CONFIG_SOC_OMAP2420)
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
/* IVA */
static struct omap_mbox2_priv omap2_mbox_iva_priv = {
	.tx_fifo = {
		.msg		= MAILBOX_MESSAGE(2),
		.fifo_stat	= MAILBOX_FIFOSTATUS(2),
	},
	.rx_fifo = {
		.msg		= MAILBOX_MESSAGE(3),
		.msg_stat	= MAILBOX_MSGSTATUS(3),
	},
	.irqenable	= MAILBOX_IRQENABLE(3),
	.irqstatus	= MAILBOX_IRQSTATUS(3),
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(2),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(3),
	.irqdisable	= MAILBOX_IRQENABLE(3),
};

static struct omap_mbox mbox_iva_info = {
	.name	= "iva",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_iva_priv,
};
281 282

struct omap_mbox *omap2_mboxes[] = { &mbox_iva_info, &mbox_dsp_info, NULL };
283 284
#endif

285
#if defined(CONFIG_ARCH_OMAP4)
286
/* OMAP4 */
287 288 289 290 291 292 293 294 295 296 297 298 299 300
static struct omap_mbox2_priv omap2_mbox_1_priv = {
	.tx_fifo = {
		.msg		= MAILBOX_MESSAGE(0),
		.fifo_stat	= MAILBOX_FIFOSTATUS(0),
	},
	.rx_fifo = {
		.msg		= MAILBOX_MESSAGE(1),
		.msg_stat	= MAILBOX_MSGSTATUS(1),
	},
	.irqenable	= OMAP4_MAILBOX_IRQENABLE(0),
	.irqstatus	= OMAP4_MAILBOX_IRQSTATUS(0),
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(0),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(1),
	.irqdisable	= OMAP4_MAILBOX_IRQENABLE_CLR(0),
301 302
};

303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
struct omap_mbox mbox_1_info = {
	.name	= "mailbox-1",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_1_priv,
};

static struct omap_mbox2_priv omap2_mbox_2_priv = {
	.tx_fifo = {
		.msg		= MAILBOX_MESSAGE(3),
		.fifo_stat	= MAILBOX_FIFOSTATUS(3),
	},
	.rx_fifo = {
		.msg		= MAILBOX_MESSAGE(2),
		.msg_stat	= MAILBOX_MSGSTATUS(2),
	},
	.irqenable	= OMAP4_MAILBOX_IRQENABLE(0),
	.irqstatus	= OMAP4_MAILBOX_IRQSTATUS(0),
	.notfull_bit	= MAILBOX_IRQ_NOTFULL(3),
	.newmsg_bit	= MAILBOX_IRQ_NEWMSG(2),
	.irqdisable     = OMAP4_MAILBOX_IRQENABLE_CLR(0),
};

struct omap_mbox mbox_2_info = {
	.name	= "mailbox-2",
	.ops	= &omap2_mbox_ops,
	.priv	= &omap2_mbox_2_priv,
};

331
struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL };
332
#endif
333

334
static int __devinit omap2_mbox_probe(struct platform_device *pdev)
335
{
336
	struct resource *mem;
337
	int ret;
338
	struct omap_mbox **list;
339

340 341
	if (false)
		;
342 343
#if defined(CONFIG_ARCH_OMAP3)
	else if (cpu_is_omap34xx()) {
344 345
		list = omap3_mboxes;

346
		list[0]->irq = platform_get_irq(pdev, 0);
347
	}
348
#endif
349 350 351 352
#if defined(CONFIG_ARCH_OMAP2)
	else if (cpu_is_omap2430()) {
		list = omap2_mboxes;

353
		list[0]->irq = platform_get_irq(pdev, 0);
354
	} else if (cpu_is_omap2420()) {
355
		list = omap2_mboxes;
356

357 358 359 360
		list[0]->irq = platform_get_irq_byname(pdev, "dsp");
		list[1]->irq = platform_get_irq_byname(pdev, "iva");
	}
#endif
361
#if defined(CONFIG_ARCH_OMAP4)
362 363
	else if (cpu_is_omap44xx()) {
		list = omap4_mboxes;
364

365
		list[0]->irq = list[1]->irq = platform_get_irq(pdev, 0);
366
	}
367
#endif
368 369 370
	else {
		pr_err("%s: platform not supported\n", __func__);
		return -ENODEV;
371
	}
372

373 374 375 376 377
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	mbox_base = ioremap(mem->start, resource_size(mem));
	if (!mbox_base)
		return -ENOMEM;

378 379 380 381
	ret = omap_mbox_register(&pdev->dev, list);
	if (ret) {
		iounmap(mbox_base);
		return ret;
382 383
	}

384
	return 0;
385 386
}

387
static int __devexit omap2_mbox_remove(struct platform_device *pdev)
388
{
389
	omap_mbox_unregister();
390
	iounmap(mbox_base);
391 392 393 394 395
	return 0;
}

static struct platform_driver omap2_mbox_driver = {
	.probe = omap2_mbox_probe,
396
	.remove = __devexit_p(omap2_mbox_remove),
397
	.driver = {
398
		.name = "omap-mailbox",
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
	},
};

static int __init omap2_mbox_init(void)
{
	return platform_driver_register(&omap2_mbox_driver);
}

static void __exit omap2_mbox_exit(void)
{
	platform_driver_unregister(&omap2_mbox_driver);
}

module_init(omap2_mbox_init);
module_exit(omap2_mbox_exit);

415
MODULE_LICENSE("GPL v2");
416
MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
417 418
MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
MODULE_AUTHOR("Paul Mundt");
419
MODULE_ALIAS("platform:omap2-mailbox");