davinci_wdt.c 6.3 KB
Newer Older
1 2 3 4 5
/*
 * drivers/char/watchdog/davinci_wdt.c
 *
 * Watchdog driver for DaVinci DM644x/DM646x processors
 *
6
 * Copyright (C) 2006-2013 Texas Instruments.
7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * 2007 (c) MontaVista Software, Inc. This file is licensed under
 * the terms of the GNU General Public License version 2. This program
 * is licensed "as is" without any warranty of any kind, whether express
 * or implied.
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/watchdog.h>
#include <linux/platform_device.h>
20
#include <linux/io.h>
21
#include <linux/device.h>
22
#include <linux/clk.h>
23
#include <linux/err.h>
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56

#define MODULE_NAME "DAVINCI-WDT: "

#define DEFAULT_HEARTBEAT 60
#define MAX_HEARTBEAT     600	/* really the max margin is 264/27MHz*/

/* Timer register set definition */
#define PID12	(0x0)
#define EMUMGT	(0x4)
#define TIM12	(0x10)
#define TIM34	(0x14)
#define PRD12	(0x18)
#define PRD34	(0x1C)
#define TCR	(0x20)
#define TGCR	(0x24)
#define WDTCR	(0x28)

/* TCR bit definitions */
#define ENAMODE12_DISABLED	(0 << 6)
#define ENAMODE12_ONESHOT	(1 << 6)
#define ENAMODE12_PERIODIC	(2 << 6)

/* TGCR bit definitions */
#define TIM12RS_UNRESET		(1 << 0)
#define TIM34RS_UNRESET		(1 << 1)
#define TIMMODE_64BIT_WDOG      (2 << 2)

/* WDTCR bit definitions */
#define WDEN			(1 << 14)
#define WDFLAG			(1 << 15)
#define WDKEY_SEQ0		(0xa5c6 << 16)
#define WDKEY_SEQ1		(0xda7e << 16)

57
static int heartbeat;
58 59 60 61 62 63 64 65 66 67 68 69

/*
 * struct to hold data for each WDT device
 * @base - base io address of WD device
 * @clk - source clock of WDT
 * @wdd - hold watchdog device as is in WDT core
 */
struct davinci_wdt_device {
	void __iomem		*base;
	struct clk		*clk;
	struct watchdog_device	wdd;
};
70

71
static int davinci_wdt_start(struct watchdog_device *wdd)
72 73 74
{
	u32 tgcr;
	u32 timer_margin;
75
	unsigned long wdt_freq;
76
	struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
77

78
	wdt_freq = clk_get_rate(davinci_wdt->clk);
79 80

	/* disable, internal clock source */
81
	iowrite32(0, davinci_wdt->base + TCR);
82
	/* reset timer, set mode to 64-bit watchdog, and unreset */
83
	iowrite32(0, davinci_wdt->base + TGCR);
84
	tgcr = TIMMODE_64BIT_WDOG | TIM12RS_UNRESET | TIM34RS_UNRESET;
85
	iowrite32(tgcr, davinci_wdt->base + TGCR);
86
	/* clear counter regs */
87 88
	iowrite32(0, davinci_wdt->base + TIM12);
	iowrite32(0, davinci_wdt->base + TIM34);
89
	/* set timeout period */
90
	timer_margin = (((u64)wdd->timeout * wdt_freq) & 0xffffffff);
91
	iowrite32(timer_margin, davinci_wdt->base + PRD12);
92
	timer_margin = (((u64)wdd->timeout * wdt_freq) >> 32);
93
	iowrite32(timer_margin, davinci_wdt->base + PRD34);
94
	/* enable run continuously */
95
	iowrite32(ENAMODE12_PERIODIC, davinci_wdt->base + TCR);
96 97 98 99 100
	/* Once the WDT is in pre-active state write to
	 * TIM12, TIM34, PRD12, PRD34, TCR, TGCR, WDTCR are
	 * write protected (except for the WDKEY field)
	 */
	/* put watchdog in pre-active state */
101
	iowrite32(WDKEY_SEQ0 | WDEN, davinci_wdt->base + WDTCR);
102
	/* put watchdog in active state */
103
	iowrite32(WDKEY_SEQ1 | WDEN, davinci_wdt->base + WDTCR);
104
	return 0;
105 106
}

107
static int davinci_wdt_ping(struct watchdog_device *wdd)
108
{
109 110
	struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);

111
	/* put watchdog in service state */
112
	iowrite32(WDKEY_SEQ0, davinci_wdt->base + WDTCR);
113
	/* put watchdog in active state */
114
	iowrite32(WDKEY_SEQ1, davinci_wdt->base + WDTCR);
115
	return 0;
116 117
}

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
static unsigned int davinci_wdt_get_timeleft(struct watchdog_device *wdd)
{
	u64 timer_counter;
	unsigned long freq;
	u32 val;
	struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);

	/* if timeout has occured then return 0 */
	val = ioread32(davinci_wdt->base + WDTCR);
	if (val & WDFLAG)
		return 0;

	freq = clk_get_rate(davinci_wdt->clk);

	if (!freq)
		return 0;

	timer_counter = ioread32(davinci_wdt->base + TIM12);
	timer_counter |= ((u64)ioread32(davinci_wdt->base + TIM34) << 32);

	do_div(timer_counter, freq);

	return wdd->timeout - timer_counter;
}

143
static const struct watchdog_info davinci_wdt_info = {
144
	.options = WDIOF_KEEPALIVEPING,
145
	.identity = "DaVinci/Keystone Watchdog",
146 147
};

148 149 150 151 152
static const struct watchdog_ops davinci_wdt_ops = {
	.owner		= THIS_MODULE,
	.start		= davinci_wdt_start,
	.stop		= davinci_wdt_ping,
	.ping		= davinci_wdt_ping,
153
	.get_timeleft	= davinci_wdt_get_timeleft,
154 155
};

B
Bill Pemberton 已提交
156
static int davinci_wdt_probe(struct platform_device *pdev)
157
{
158
	int ret = 0;
159
	struct device *dev = &pdev->dev;
160
	struct resource  *wdt_mem;
161
	struct watchdog_device *wdd;
162 163 164 165 166
	struct davinci_wdt_device *davinci_wdt;

	davinci_wdt = devm_kzalloc(dev, sizeof(*davinci_wdt), GFP_KERNEL);
	if (!davinci_wdt)
		return -ENOMEM;
167

168 169 170
	davinci_wdt->clk = devm_clk_get(dev, NULL);
	if (WARN_ON(IS_ERR(davinci_wdt->clk)))
		return PTR_ERR(davinci_wdt->clk);
171

172
	clk_prepare_enable(davinci_wdt->clk);
173

174 175 176
	platform_set_drvdata(pdev, davinci_wdt);

	wdd			= &davinci_wdt->wdd;
177 178 179 180 181 182 183 184 185
	wdd->info		= &davinci_wdt_info;
	wdd->ops		= &davinci_wdt_ops;
	wdd->min_timeout	= 1;
	wdd->max_timeout	= MAX_HEARTBEAT;
	wdd->timeout		= DEFAULT_HEARTBEAT;

	watchdog_init_timeout(wdd, heartbeat, dev);

	dev_info(dev, "heartbeat %d sec\n", wdd->timeout);
186

187
	watchdog_set_drvdata(wdd, davinci_wdt);
188
	watchdog_set_nowayout(wdd, 1);
189

190
	wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
191 192 193
	davinci_wdt->base = devm_ioremap_resource(dev, wdt_mem);
	if (IS_ERR(davinci_wdt->base))
		return PTR_ERR(davinci_wdt->base);
194

195 196 197
	ret = watchdog_register_device(wdd);
	if (ret < 0)
		dev_err(dev, "cannot register watchdog device\n");
198 199 200 201

	return ret;
}

B
Bill Pemberton 已提交
202
static int davinci_wdt_remove(struct platform_device *pdev)
203
{
204 205 206 207
	struct davinci_wdt_device *davinci_wdt = platform_get_drvdata(pdev);

	watchdog_unregister_device(&davinci_wdt->wdd);
	clk_disable_unprepare(davinci_wdt->clk);
208

209 210 211
	return 0;
}

212 213 214 215 216 217
static const struct of_device_id davinci_wdt_of_match[] = {
	{ .compatible = "ti,davinci-wdt", },
	{},
};
MODULE_DEVICE_TABLE(of, davinci_wdt_of_match);

218 219
static struct platform_driver platform_wdt_driver = {
	.driver = {
220
		.name = "davinci-wdt",
221
		.owner	= THIS_MODULE,
222
		.of_match_table = davinci_wdt_of_match,
223 224
	},
	.probe = davinci_wdt_probe,
225
	.remove = davinci_wdt_remove,
226 227
};

228
module_platform_driver(platform_wdt_driver);
229 230 231 232 233 234 235 236 237 238 239

MODULE_AUTHOR("Texas Instruments");
MODULE_DESCRIPTION("DaVinci Watchdog Driver");

module_param(heartbeat, int, 0);
MODULE_PARM_DESC(heartbeat,
		 "Watchdog heartbeat period in seconds from 1 to "
		 __MODULE_STRING(MAX_HEARTBEAT) ", default "
		 __MODULE_STRING(DEFAULT_HEARTBEAT));

MODULE_LICENSE("GPL");
240
MODULE_ALIAS("platform:davinci-wdt");