acpi_lpss.c 24.5 KB
Newer Older
1 2 3
/*
 * ACPI support for Intel Lynxpoint LPSS.
 *
4
 * Copyright (C) 2013, Intel Corporation
5 6 7 8 9 10 11 12 13 14 15 16 17
 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
 *          Rafael J. Wysocki <rafael.j.wysocki@intel.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/acpi.h>
#include <linux/clkdev.h>
#include <linux/clk-provider.h>
#include <linux/err.h>
#include <linux/io.h>
18
#include <linux/mutex.h>
19 20
#include <linux/platform_device.h>
#include <linux/platform_data/clk-lpss.h>
21
#include <linux/pm_domain.h>
22
#include <linux/pm_runtime.h>
23
#include <linux/delay.h>
24 25 26 27 28

#include "internal.h"

ACPI_MODULE_NAME("acpi_lpss");

29 30
#ifdef CONFIG_X86_INTEL_LPSS

31
#include <asm/cpu_device_id.h>
32
#include <asm/intel-family.h>
33 34 35
#include <asm/iosf_mbi.h>
#include <asm/pmc_atom.h>

36 37
#define LPSS_ADDR(desc) ((unsigned long)&desc)

38
#define LPSS_CLK_SIZE	0x04
39 40 41
#define LPSS_LTR_SIZE	0x18

/* Offsets relative to LPSS_PRIVATE_OFFSET */
42
#define LPSS_CLK_DIVIDER_DEF_MASK	(BIT(1) | BIT(16))
43 44 45
#define LPSS_RESETS			0x04
#define LPSS_RESETS_RESET_FUNC		BIT(0)
#define LPSS_RESETS_RESET_APB		BIT(1)
46 47
#define LPSS_GENERAL			0x08
#define LPSS_GENERAL_LTR_MODE_SW	BIT(2)
48
#define LPSS_GENERAL_UART_RTS_OVRD	BIT(3)
49 50
#define LPSS_SW_LTR			0x10
#define LPSS_AUTO_LTR			0x14
51 52 53 54 55 56 57
#define LPSS_LTR_SNOOP_REQ		BIT(15)
#define LPSS_LTR_SNOOP_MASK		0x0000FFFF
#define LPSS_LTR_SNOOP_LAT_1US		0x800
#define LPSS_LTR_SNOOP_LAT_32US		0xC00
#define LPSS_LTR_SNOOP_LAT_SHIFT	5
#define LPSS_LTR_SNOOP_LAT_CUTOFF	3000
#define LPSS_LTR_MAX_VAL		0x3FF
58 59
#define LPSS_TX_INT			0x20
#define LPSS_TX_INT_MASK		BIT(1)
60

61 62
#define LPSS_PRV_REG_COUNT		9

H
Heikki Krogerus 已提交
63 64 65 66 67 68
/* LPSS Flags */
#define LPSS_CLK			BIT(0)
#define LPSS_CLK_GATE			BIT(1)
#define LPSS_CLK_DIVIDER		BIT(2)
#define LPSS_LTR			BIT(3)
#define LPSS_SAVE_CTX			BIT(4)
69
#define LPSS_NO_D3_DELAY		BIT(5)
70

71
struct lpss_private_data;
72 73

struct lpss_device_desc {
H
Heikki Krogerus 已提交
74
	unsigned int flags;
75
	const char *clk_con_id;
76
	unsigned int prv_offset;
77
	size_t prv_size_override;
78
	void (*setup)(struct lpss_private_data *pdata);
79 80
};

81
static const struct lpss_device_desc lpss_dma_desc = {
82
	.flags = LPSS_CLK,
83 84
};

85 86 87
struct lpss_private_data {
	void __iomem *mmio_base;
	resource_size_t mmio_size;
88
	unsigned int fixed_clk_rate;
89 90
	struct clk *clk;
	const struct lpss_device_desc *dev_desc;
91
	u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
92 93
};

94 95 96 97 98 99
/* LPSS run time quirks */
static unsigned int lpss_quirks;

/*
 * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device.
 *
100
 * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover
101 102 103 104 105 106 107 108 109 110
 * it can be powered off automatically whenever the last LPSS device goes down.
 * In case of no power any access to the DMA controller will hang the system.
 * The behaviour is reproduced on some HP laptops based on Intel BayTrail as
 * well as on ASuS T100TA transformer.
 *
 * This quirk overrides power state of entire LPSS island to keep DMA powered
 * on whenever we have at least one other device in use.
 */
#define LPSS_QUIRK_ALWAYS_POWER_ON	BIT(0)

111 112 113 114
/* UART Component Parameter Register */
#define LPSS_UART_CPR			0xF4
#define LPSS_UART_CPR_AFCE		BIT(4)

115 116
static void lpss_uart_setup(struct lpss_private_data *pdata)
{
117
	unsigned int offset;
118
	u32 val;
119

120
	offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
121 122 123 124 125 126 127 128 129 130
	val = readl(pdata->mmio_base + offset);
	writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);

	val = readl(pdata->mmio_base + LPSS_UART_CPR);
	if (!(val & LPSS_UART_CPR_AFCE)) {
		offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
		val = readl(pdata->mmio_base + offset);
		val |= LPSS_GENERAL_UART_RTS_OVRD;
		writel(val, pdata->mmio_base + offset);
	}
131 132
}

133
static void lpss_deassert_reset(struct lpss_private_data *pdata)
134 135 136 137 138 139 140 141
{
	unsigned int offset;
	u32 val;

	offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
	val = readl(pdata->mmio_base + offset);
	val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
	writel(val, pdata->mmio_base + offset);
142 143 144 145 146 147 148
}

#define LPSS_I2C_ENABLE			0x6c

static void byt_i2c_setup(struct lpss_private_data *pdata)
{
	lpss_deassert_reset(pdata);
149

150 151
	if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
		pdata->fixed_clk_rate = 133000000;
152 153

	writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
154
}
155

156
static const struct lpss_device_desc lpt_dev_desc = {
H
Heikki Krogerus 已提交
157
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
158 159 160
	.prv_offset = 0x800,
};

161
static const struct lpss_device_desc lpt_i2c_dev_desc = {
H
Heikki Krogerus 已提交
162
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
163 164 165
	.prv_offset = 0x800,
};

166
static const struct lpss_device_desc lpt_uart_dev_desc = {
H
Heikki Krogerus 已提交
167
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
168
	.clk_con_id = "baudclk",
169 170
	.prv_offset = 0x800,
	.setup = lpss_uart_setup,
171 172
};

173
static const struct lpss_device_desc lpt_sdio_dev_desc = {
H
Heikki Krogerus 已提交
174
	.flags = LPSS_LTR,
175
	.prv_offset = 0x1000,
176
	.prv_size_override = 0x1018,
177 178
};

179
static const struct lpss_device_desc byt_pwm_dev_desc = {
180
	.flags = LPSS_SAVE_CTX,
181 182
};

183 184 185 186
static const struct lpss_device_desc bsw_pwm_dev_desc = {
	.flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
};

187
static const struct lpss_device_desc byt_uart_dev_desc = {
188
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
189
	.clk_con_id = "baudclk",
190
	.prv_offset = 0x800,
191
	.setup = lpss_uart_setup,
192 193
};

194 195 196 197 198 199 200 201
static const struct lpss_device_desc bsw_uart_dev_desc = {
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
			| LPSS_NO_D3_DELAY,
	.clk_con_id = "baudclk",
	.prv_offset = 0x800,
	.setup = lpss_uart_setup,
};

202
static const struct lpss_device_desc byt_spi_dev_desc = {
203
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
204 205 206
	.prv_offset = 0x400,
};

207
static const struct lpss_device_desc byt_sdio_dev_desc = {
208
	.flags = LPSS_CLK,
209 210
};

211
static const struct lpss_device_desc byt_i2c_dev_desc = {
212
	.flags = LPSS_CLK | LPSS_SAVE_CTX,
213
	.prv_offset = 0x800,
214
	.setup = byt_i2c_setup,
215 216
};

217 218 219 220 221 222
static const struct lpss_device_desc bsw_i2c_dev_desc = {
	.flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
	.prv_offset = 0x800,
	.setup = byt_i2c_setup,
};

223
static const struct lpss_device_desc bsw_spi_dev_desc = {
224 225
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
			| LPSS_NO_D3_DELAY,
226 227 228 229
	.prv_offset = 0x400,
	.setup = lpss_deassert_reset,
};

230 231 232
#define ICPU(model)	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, }

static const struct x86_cpu_id lpss_cpu_ids[] = {
233 234
	ICPU(INTEL_FAM6_ATOM_SILVERMONT1),	/* Valleyview, Bay Trail */
	ICPU(INTEL_FAM6_ATOM_AIRMONT),	/* Braswell, Cherry Trail */
235 236 237
	{}
};

238 239 240 241 242 243
#else

#define LPSS_ADDR(desc) (0UL)

#endif /* CONFIG_X86_INTEL_LPSS */

244
static const struct acpi_device_id acpi_lpss_device_ids[] = {
245
	/* Generic LPSS devices */
246
	{ "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
247

248
	/* Lynxpoint LPSS devices */
249 250 251 252 253 254 255
	{ "INT33C0", LPSS_ADDR(lpt_dev_desc) },
	{ "INT33C1", LPSS_ADDR(lpt_dev_desc) },
	{ "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
	{ "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
	{ "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
	{ "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
	{ "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
256 257
	{ "INT33C7", },

258
	/* BayTrail LPSS devices */
259 260 261 262 263
	{ "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
	{ "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
	{ "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
	{ "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
	{ "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
264
	{ "INT33B2", },
265
	{ "INT33FC", },
266

267
	/* Braswell LPSS devices */
268 269
	{ "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
	{ "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
270
	{ "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
271
	{ "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
272

273
	/* Broadwell LPSS devices */
274 275 276 277 278 279 280
	{ "INT3430", LPSS_ADDR(lpt_dev_desc) },
	{ "INT3431", LPSS_ADDR(lpt_dev_desc) },
	{ "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
	{ "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
	{ "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
	{ "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
	{ "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
281 282
	{ "INT3437", },

H
Heikki Krogerus 已提交
283 284
	/* Wildcat Point LPSS devices */
	{ "INT3438", LPSS_ADDR(lpt_dev_desc) },
285

286 287 288
	{ }
};

289 290
#ifdef CONFIG_X86_INTEL_LPSS

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static int is_memory(struct acpi_resource *res, void *not_used)
{
	struct resource r;
	return !acpi_dev_resource_memory(res, &r);
}

/* LPSS main clock device. */
static struct platform_device *lpss_clk_dev;

static inline void lpt_register_clock_device(void)
{
	lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
}

static int register_device_clock(struct acpi_device *adev,
				 struct lpss_private_data *pdata)
{
	const struct lpss_device_desc *dev_desc = pdata->dev_desc;
309
	const char *devname = dev_name(&adev->dev);
310
	struct clk *clk = ERR_PTR(-ENODEV);
311
	struct lpss_clk_data *clk_data;
312 313
	const char *parent, *clk_name;
	void __iomem *prv_base;
314 315 316 317

	if (!lpss_clk_dev)
		lpt_register_clock_device();

318 319 320
	clk_data = platform_get_drvdata(lpss_clk_dev);
	if (!clk_data)
		return -ENODEV;
321
	clk = clk_data->clk;
322 323

	if (!pdata->mmio_base
324
	    || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
325 326
		return -ENODATA;

327
	parent = clk_data->name;
328
	prv_base = pdata->mmio_base + dev_desc->prv_offset;
329

330 331 332 333
	if (pdata->fixed_clk_rate) {
		clk = clk_register_fixed_rate(NULL, devname, parent, 0,
					      pdata->fixed_clk_rate);
		goto out;
334 335
	}

H
Heikki Krogerus 已提交
336
	if (dev_desc->flags & LPSS_CLK_GATE) {
337 338 339 340 341
		clk = clk_register_gate(NULL, devname, parent, 0,
					prv_base, 0, 0, NULL);
		parent = devname;
	}

H
Heikki Krogerus 已提交
342
	if (dev_desc->flags & LPSS_CLK_DIVIDER) {
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
		/* Prevent division by zero */
		if (!readl(prv_base))
			writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);

		clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
		if (!clk_name)
			return -ENOMEM;
		clk = clk_register_fractional_divider(NULL, clk_name, parent,
						      0, prv_base,
						      1, 15, 16, 15, 0, NULL);
		parent = clk_name;

		clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
		if (!clk_name) {
			kfree(parent);
			return -ENOMEM;
		}
		clk = clk_register_gate(NULL, clk_name, parent,
					CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
					prv_base, 31, 0, NULL);
		kfree(parent);
		kfree(clk_name);
365
	}
366
out:
367 368
	if (IS_ERR(clk))
		return PTR_ERR(clk);
369

370
	pdata->clk = clk;
371
	clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
372 373 374 375 376 377
	return 0;
}

static int acpi_lpss_create_device(struct acpi_device *adev,
				   const struct acpi_device_id *id)
{
378
	const struct lpss_device_desc *dev_desc;
379
	struct lpss_private_data *pdata;
380
	struct resource_entry *rentry;
381
	struct list_head resource_list;
382
	struct platform_device *pdev;
383 384
	int ret;

385
	dev_desc = (const struct lpss_device_desc *)id->driver_data;
386 387 388 389
	if (!dev_desc) {
		pdev = acpi_create_platform_device(adev);
		return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
	}
390 391 392 393 394 395 396 397 398 399
	pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return -ENOMEM;

	INIT_LIST_HEAD(&resource_list);
	ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
	if (ret < 0)
		goto err_out;

	list_for_each_entry(rentry, &resource_list, node)
400
		if (resource_type(rentry->res) == IORESOURCE_MEM) {
401 402 403
			if (dev_desc->prv_size_override)
				pdata->mmio_size = dev_desc->prv_size_override;
			else
404 405
				pdata->mmio_size = resource_size(rentry->res);
			pdata->mmio_base = ioremap(rentry->res->start,
406 407 408 409 410 411
						   pdata->mmio_size);
			break;
		}

	acpi_dev_free_resource_list(&resource_list);

412 413 414 415 416
	if (!pdata->mmio_base) {
		ret = -ENOMEM;
		goto err_out;
	}

417 418
	pdata->dev_desc = dev_desc;

419 420 421
	if (dev_desc->setup)
		dev_desc->setup(pdata);

H
Heikki Krogerus 已提交
422
	if (dev_desc->flags & LPSS_CLK) {
423 424
		ret = register_device_clock(adev, pdata);
		if (ret) {
425 426 427
			/* Skip the device, but continue the namespace scan. */
			ret = 0;
			goto err_out;
428 429 430
		}
	}

431 432 433 434 435 436 437 438 439 440 441 442
	/*
	 * This works around a known issue in ACPI tables where LPSS devices
	 * have _PS0 and _PS3 without _PSC (and no power resources), so
	 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
	 */
	ret = acpi_device_fix_up_power(adev);
	if (ret) {
		/* Skip the device, but continue the namespace scan. */
		ret = 0;
		goto err_out;
	}

443
	adev->driver_data = pdata;
444 445 446 447
	pdev = acpi_create_platform_device(adev);
	if (!IS_ERR_OR_NULL(pdev)) {
		return 1;
	}
448

449
	ret = PTR_ERR(pdev);
450 451 452 453 454 455 456
	adev->driver_data = NULL;

 err_out:
	kfree(pdata);
	return ret;
}

457 458 459 460 461 462 463 464 465 466 467
static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
{
	return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
}

static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
			     unsigned int reg)
{
	writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
{
	struct acpi_device *adev;
	struct lpss_private_data *pdata;
	unsigned long flags;
	int ret;

	ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
	if (WARN_ON(ret))
		return ret;

	spin_lock_irqsave(&dev->power.lock, flags);
	if (pm_runtime_suspended(dev)) {
		ret = -EAGAIN;
		goto out;
	}
	pdata = acpi_driver_data(adev);
	if (WARN_ON(!pdata || !pdata->mmio_base)) {
		ret = -ENODEV;
		goto out;
	}
489
	*val = __lpss_reg_read(pdata, reg);
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541

 out:
	spin_unlock_irqrestore(&dev->power.lock, flags);
	return ret;
}

static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
			     char *buf)
{
	u32 ltr_value = 0;
	unsigned int reg;
	int ret;

	reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
	ret = lpss_reg_read(dev, reg, &ltr_value);
	if (ret)
		return ret;

	return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
}

static ssize_t lpss_ltr_mode_show(struct device *dev,
				  struct device_attribute *attr, char *buf)
{
	u32 ltr_mode = 0;
	char *outstr;
	int ret;

	ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
	if (ret)
		return ret;

	outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
	return sprintf(buf, "%s\n", outstr);
}

static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);

static struct attribute *lpss_attrs[] = {
	&dev_attr_auto_ltr.attr,
	&dev_attr_sw_ltr.attr,
	&dev_attr_ltr_mode.attr,
	NULL,
};

static struct attribute_group lpss_attr_group = {
	.attrs = lpss_attrs,
	.name = "lpss_ltr",
};

542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
static void acpi_lpss_set_ltr(struct device *dev, s32 val)
{
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	u32 ltr_mode, ltr_val;

	ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
	if (val < 0) {
		if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
			ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
			__lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
		}
		return;
	}
	ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
	if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
		ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
		val = LPSS_LTR_MAX_VAL;
	} else if (val > LPSS_LTR_MAX_VAL) {
		ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
		val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
	} else {
		ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
	}
	ltr_val |= val;
	__lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
	if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
		ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
		__lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
	}
}

573 574 575 576
#ifdef CONFIG_PM
/**
 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
 * @dev: LPSS device
577
 * @pdata: pointer to the private data of the LPSS device
578 579 580 581 582
 *
 * Most LPSS devices have private registers which may loose their context when
 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
 * prv_reg_ctx array.
 */
583 584
static void acpi_lpss_save_ctx(struct device *dev,
			       struct lpss_private_data *pdata)
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
{
	unsigned int i;

	for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
		unsigned long offset = i * sizeof(u32);

		pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
		dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
			pdata->prv_reg_ctx[i], offset);
	}
}

/**
 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
 * @dev: LPSS device
600
 * @pdata: pointer to the private data of the LPSS device
601 602 603
 *
 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
 */
604 605
static void acpi_lpss_restore_ctx(struct device *dev,
				  struct lpss_private_data *pdata)
606 607 608
{
	unsigned int i;

609 610 611 612 613 614 615 616 617 618 619
	for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
		unsigned long offset = i * sizeof(u32);

		__lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
		dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
			pdata->prv_reg_ctx[i], offset);
	}
}

static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata)
{
620 621 622 623
	/*
	 * The following delay is needed or the subsequent write operations may
	 * fail. The LPSS devices are actually PCI devices and the PCI spec
	 * expects 10ms delay before the device can be accessed after D3 to D0
624
	 * transition. However some platforms like BSW does not need this delay.
625
	 */
626 627 628 629 630 631
	unsigned int delay = 10;	/* default 10ms delay */

	if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
		delay = 0;

	msleep(delay);
632 633
}

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static int acpi_lpss_activate(struct device *dev)
{
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;

	ret = acpi_dev_runtime_resume(dev);
	if (ret)
		return ret;

	acpi_lpss_d3_to_d0_delay(pdata);

	/*
	 * This is called only on ->probe() stage where a device is either in
	 * known state defined by BIOS or most likely powered off. Due to this
	 * we have to deassert reset line to be sure that ->probe() will
	 * recognize the device.
	 */
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		lpss_deassert_reset(pdata);

	return 0;
}

static void acpi_lpss_dismiss(struct device *dev)
{
	acpi_dev_runtime_suspend(dev);
}

662 663 664
#ifdef CONFIG_PM_SLEEP
static int acpi_lpss_suspend_late(struct device *dev)
{
665 666
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;
667

668
	ret = pm_generic_suspend_late(dev);
669 670 671
	if (ret)
		return ret;

672 673 674
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		acpi_lpss_save_ctx(dev, pdata);

675 676 677
	return acpi_dev_suspend_late(dev);
}

678
static int acpi_lpss_resume_early(struct device *dev)
679
{
680 681
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;
682

683
	ret = acpi_dev_resume_early(dev);
684 685 686
	if (ret)
		return ret;

687 688
	acpi_lpss_d3_to_d0_delay(pdata);

689 690 691
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		acpi_lpss_restore_ctx(dev, pdata);

692 693 694 695
	return pm_generic_resume_early(dev);
}
#endif /* CONFIG_PM_SLEEP */

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
/* IOSF SB for LPSS island */
#define LPSS_IOSF_UNIT_LPIOEP		0xA0
#define LPSS_IOSF_UNIT_LPIO1		0xAB
#define LPSS_IOSF_UNIT_LPIO2		0xAC

#define LPSS_IOSF_PMCSR			0x84
#define LPSS_PMCSR_D0			0
#define LPSS_PMCSR_D3hot		3
#define LPSS_PMCSR_Dx_MASK		GENMASK(1, 0)

#define LPSS_IOSF_GPIODEF0		0x154
#define LPSS_GPIODEF0_DMA1_D3		BIT(2)
#define LPSS_GPIODEF0_DMA2_D3		BIT(3)
#define LPSS_GPIODEF0_DMA_D3_MASK	GENMASK(3, 2)

static DEFINE_MUTEX(lpss_iosf_mutex);

static void lpss_iosf_enter_d3_state(void)
{
	u32 value1 = 0;
	u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK;
	u32 value2 = LPSS_PMCSR_D3hot;
	u32 mask2 = LPSS_PMCSR_Dx_MASK;
	/*
	 * PMC provides an information about actual status of the LPSS devices.
	 * Here we read the values related to LPSS power island, i.e. LPSS
	 * devices, excluding both LPSS DMA controllers, along with SCC domain.
	 */
	u32 func_dis, d3_sts_0, pmc_status, pmc_mask = 0xfe000ffe;
	int ret;

	ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis);
	if (ret)
		return;

	mutex_lock(&lpss_iosf_mutex);

	ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0);
	if (ret)
		goto exit;

	/*
	 * Get the status of entire LPSS power island per device basis.
	 * Shutdown both LPSS DMA controllers if and only if all other devices
	 * are already in D3hot.
	 */
	pmc_status = (~(d3_sts_0 | func_dis)) & pmc_mask;
	if (pmc_status)
		goto exit;

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
			LPSS_IOSF_PMCSR, value2, mask2);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
			LPSS_IOSF_PMCSR, value2, mask2);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
			LPSS_IOSF_GPIODEF0, value1, mask1);
exit:
	mutex_unlock(&lpss_iosf_mutex);
}

static void lpss_iosf_exit_d3_state(void)
{
	u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3;
	u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK;
	u32 value2 = LPSS_PMCSR_D0;
	u32 mask2 = LPSS_PMCSR_Dx_MASK;

	mutex_lock(&lpss_iosf_mutex);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
			LPSS_IOSF_GPIODEF0, value1, mask1);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
			LPSS_IOSF_PMCSR, value2, mask2);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
			LPSS_IOSF_PMCSR, value2, mask2);

	mutex_unlock(&lpss_iosf_mutex);
}

779 780
static int acpi_lpss_runtime_suspend(struct device *dev)
{
781 782
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;
783

784
	ret = pm_generic_runtime_suspend(dev);
785 786 787
	if (ret)
		return ret;

788 789 790
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		acpi_lpss_save_ctx(dev, pdata);

791 792 793 794 795 796 797 798 799 800 801
	ret = acpi_dev_runtime_suspend(dev);

	/*
	 * This call must be last in the sequence, otherwise PMC will return
	 * wrong status for devices being about to be powered off. See
	 * lpss_iosf_enter_d3_state() for further information.
	 */
	if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
		lpss_iosf_enter_d3_state();

	return ret;
802 803 804 805
}

static int acpi_lpss_runtime_resume(struct device *dev)
{
806 807
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;
808

809 810 811 812 813 814 815
	/*
	 * This call is kept first to be in symmetry with
	 * acpi_lpss_runtime_suspend() one.
	 */
	if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
		lpss_iosf_exit_d3_state();

816
	ret = acpi_dev_runtime_resume(dev);
817 818 819
	if (ret)
		return ret;

820 821
	acpi_lpss_d3_to_d0_delay(pdata);

822 823 824
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		acpi_lpss_restore_ctx(dev, pdata);

825 826 827 828 829
	return pm_generic_runtime_resume(dev);
}
#endif /* CONFIG_PM */

static struct dev_pm_domain acpi_lpss_pm_domain = {
830 831 832 833
#ifdef CONFIG_PM
	.activate = acpi_lpss_activate,
	.dismiss = acpi_lpss_dismiss,
#endif
834
	.ops = {
835
#ifdef CONFIG_PM
836 837
#ifdef CONFIG_PM_SLEEP
		.prepare = acpi_subsys_prepare,
838
		.complete = pm_complete_with_resume_check,
839
		.suspend = acpi_subsys_suspend,
840 841
		.suspend_late = acpi_lpss_suspend_late,
		.resume_early = acpi_lpss_resume_early,
842 843
		.freeze = acpi_subsys_freeze,
		.poweroff = acpi_subsys_suspend,
844 845
		.poweroff_late = acpi_lpss_suspend_late,
		.restore_early = acpi_lpss_resume_early,
846 847 848 849 850 851 852
#endif
		.runtime_suspend = acpi_lpss_runtime_suspend,
		.runtime_resume = acpi_lpss_runtime_resume,
#endif
	},
};

853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
static int acpi_lpss_platform_notify(struct notifier_block *nb,
				     unsigned long action, void *data)
{
	struct platform_device *pdev = to_platform_device(data);
	struct lpss_private_data *pdata;
	struct acpi_device *adev;
	const struct acpi_device_id *id;

	id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
	if (!id || !id->driver_data)
		return 0;

	if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
		return 0;

	pdata = acpi_driver_data(adev);
869
	if (!pdata)
870 871
		return 0;

872 873
	if (pdata->mmio_base &&
	    pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
874 875 876 877
		dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
		return 0;
	}

878
	switch (action) {
879
	case BUS_NOTIFY_BIND_DRIVER:
880
		dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
881
		break;
882
	case BUS_NOTIFY_DRIVER_NOT_BOUND:
883
	case BUS_NOTIFY_UNBOUND_DRIVER:
884
		dev_pm_domain_set(&pdev->dev, NULL);
885 886
		break;
	case BUS_NOTIFY_ADD_DEVICE:
887
		dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
H
Heikki Krogerus 已提交
888
		if (pdata->dev_desc->flags & LPSS_LTR)
889 890
			return sysfs_create_group(&pdev->dev.kobj,
						  &lpss_attr_group);
891
		break;
892
	case BUS_NOTIFY_DEL_DEVICE:
H
Heikki Krogerus 已提交
893
		if (pdata->dev_desc->flags & LPSS_LTR)
894
			sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
895
		dev_pm_domain_set(&pdev->dev, NULL);
896
		break;
897 898 899
	default:
		break;
	}
900

901
	return 0;
902 903 904 905 906 907
}

static struct notifier_block acpi_lpss_nb = {
	.notifier_call = acpi_lpss_platform_notify,
};

908 909 910 911
static void acpi_lpss_bind(struct device *dev)
{
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));

H
Heikki Krogerus 已提交
912
	if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
913 914 915 916 917 918 919 920 921 922 923 924 925
		return;

	if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
		dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
	else
		dev_err(dev, "MMIO size insufficient to access LTR\n");
}

static void acpi_lpss_unbind(struct device *dev)
{
	dev->power.set_latency_tolerance = NULL;
}

926 927 928
static struct acpi_scan_handler lpss_handler = {
	.ids = acpi_lpss_device_ids,
	.attach = acpi_lpss_create_device,
929 930
	.bind = acpi_lpss_bind,
	.unbind = acpi_lpss_unbind,
931 932 933 934
};

void __init acpi_lpss_init(void)
{
935 936 937 938 939 940 941 942 943 944 945 946 947
	const struct x86_cpu_id *id;
	int ret;

	ret = lpt_clk_init();
	if (ret)
		return;

	id = x86_match_cpu(lpss_cpu_ids);
	if (id)
		lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON;

	bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
	acpi_scan_add_handler(&lpss_handler);
948
}
949 950 951 952 953 954 955 956 957 958 959 960 961

#else

static struct acpi_scan_handler lpss_handler = {
	.ids = acpi_lpss_device_ids,
};

void __init acpi_lpss_init(void)
{
	acpi_scan_add_handler(&lpss_handler);
}

#endif /* CONFIG_X86_INTEL_LPSS */