mlx5_ifc.h 188.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
110
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
111 112 113 114 115 116 117
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
118 119 120 121
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
122 123 124 125 126
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
127 128 129 130
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
131 132 133 134 135 136
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
137
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
138
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
139 140 141 142
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
143 144 145 146
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
S
Saeed Mahameed 已提交
147 148
	MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
149 150 151 152 153 154
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
155 156 157 158 159 160 161
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
162
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
163 164 165 166 167 168 169
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
170 171 172 173 174 175 176 177 178 179 180 181
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
182 183
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
184 185 186 187 188 189
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
206 207 208 209 210 211 212 213
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
214
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
215 216 217 218 219 220 221 222
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
223
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
224 225 226
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
227
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
228 229
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
230
	MLX5_CMD_OP_MAX
231 232 233 234 235 236
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
237
	u8         reserved_at_3[0x1];
238 239 240
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
241
	u8         reserved_at_7[0x1];
242 243 244
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
245
	u8         reserved_at_b[0x1];
246 247 248 249 250 251 252 253 254 255 256 257 258 259
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
260
	u8         reserved_at_1a[0x5];
261 262 263 264 265
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
266
	u8         reserved_at_23[0x1];
267 268 269
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
270
	u8         reserved_at_27[0x1];
271 272 273
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
274
	u8         reserved_at_2b[0x1];
275 276 277 278 279 280 281 282 283 284 285
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
286
	u8         reserved_at_37[0x9];
287

288
	u8         reserved_at_40[0x40];
289 290 291 292
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
293 294
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
295
	u8	   flow_modify_en[0x1];
296
	u8         modify_root[0x1];
297 298
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
299 300 301
	u8         encap[0x1];
	u8         decap[0x1];
	u8         reserved_at_9[0x17];
302

303
	u8         reserved_at_20[0x2];
304
	u8         log_max_ft_size[0x6];
305
	u8         reserved_at_28[0x10];
306 307
	u8         max_ft_level[0x8];

308
	u8         reserved_at_40[0x20];
309

310
	u8         reserved_at_60[0x18];
311 312
	u8         log_max_ft_num[0x8];

313
	u8         reserved_at_80[0x18];
314 315
	u8         log_max_destination[0x8];

316
	u8         reserved_at_a0[0x18];
317 318
	u8         log_max_flow[0x8];

319
	u8         reserved_at_c0[0x40];
320 321 322 323 324 325 326 327 328 329 330

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
331
	u8         atomic[0x1];
332
	u8         srq_receive[0x1];
333
	u8         reserved_at_6[0x1a];
334 335
};

336
struct mlx5_ifc_ipv4_layout_bits {
337
	u8         reserved_at_0[0x60];
338 339 340 341 342 343 344 345 346 347 348

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
349
	u8         reserved_at_0[0x80];
350 351
};

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
368 369
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
370
	u8         frag[0x1];
371
	u8         reserved_at_93[0x4];
372 373 374 375 376
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

377
	u8         reserved_at_c0[0x20];
378 379 380 381

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

382
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
383

384
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
385 386 387
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
388 389
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
390

391
	u8         reserved_at_20[0x10];
392 393 394 395 396 397 398 399 400
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

401 402 403 404 405
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
406 407 408 409 410 411
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
412
	u8         reserved_at_b8[0x8];
413

414
	u8         reserved_at_c0[0x20];
415

416
	u8         reserved_at_e0[0xc];
417 418
	u8         outer_ipv6_flow_label[0x14];

419
	u8         reserved_at_100[0xc];
420 421
	u8         inner_ipv6_flow_label[0x14];

422
	u8         reserved_at_120[0xe0];
423 424 425 426 427 428
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
429
	u8         reserved_at_34[0xc];
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
454
	u8         reserved_at_2[0xe];
455 456
	u8         pkey_index[0x10];

457
	u8         reserved_at_20[0x8];
458 459 460 461 462
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
463
	u8         reserved_at_45[0x3];
464
	u8         src_addr_index[0x8];
465
	u8         reserved_at_50[0x4];
466 467 468
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

469
	u8         reserved_at_60[0x4];
470 471 472 473 474
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

475
	u8         reserved_at_100[0x4];
476 477
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
478
	u8         reserved_at_106[0x1];
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
494
	u8         nic_rx_multi_path_tirs[0x1];
495 496 497
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
498 499 500

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

501
	u8         reserved_at_400[0x200];
502 503 504 505 506

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

507
	u8         reserved_at_a00[0x200];
508 509 510

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

511
	u8         reserved_at_e00[0x7200];
512 513
};

514
struct mlx5_ifc_flow_table_eswitch_cap_bits {
515
	u8     reserved_at_0[0x200];
516 517 518 519 520 521 522

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

523
	u8      reserved_at_800[0x7800];
524 525
};

526 527 528 529 530 531
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
532 533 534
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
535

536 537 538 539 540 541 542 543 544
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

545 546
};

S
Saeed Mahameed 已提交
547 548
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
549 550 551 552 553
	u8         esw_scheduling[0x1];
	u8         reserved_at_2[0x1e];

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
554
	u8         packet_pacing_max_rate[0x20];
555

S
Saeed Mahameed 已提交
556
	u8         packet_pacing_min_rate[0x20];
557 558

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
559
	u8         packet_pacing_rate_table_size[0x10];
560 561 562 563 564 565 566 567 568 569

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
570 571
};

572 573 574 575 576 577
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
578
	u8         reserved_at_5[0x3];
579
	u8         self_lb_en_modifiable[0x1];
580
	u8         reserved_at_9[0x2];
581
	u8         max_lso_cap[0x5];
582
	u8         multi_pkt_send_wqe[0x2];
583
	u8	   wqe_inline_mode[0x2];
584
	u8         rss_ind_tbl_cap[0x4];
585 586 587
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
588
	u8         tunnel_lso_const_out_ip_id[0x1];
589
	u8         reserved_at_1c[0x2];
590 591 592
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

593
	u8         reserved_at_20[0x20];
594

595
	u8         reserved_at_40[0x10];
596 597
	u8         lro_min_mss_size[0x10];

598
	u8         reserved_at_60[0x120];
599 600 601

	u8         lro_timer_supported_periods[4][0x20];

602
	u8         reserved_at_200[0x600];
603 604 605 606
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
607
	u8         reserved_at_1[0x1f];
608

609
	u8         reserved_at_20[0x60];
610

611
	u8         reserved_at_80[0xc];
612
	u8         l3_type[0x4];
613
	u8         reserved_at_90[0x8];
614 615
	u8         roce_version[0x8];

616
	u8         reserved_at_a0[0x10];
617 618 619 620 621
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

622
	u8         reserved_at_e0[0x10];
623 624
	u8         roce_address_table_size[0x10];

625
	u8         reserved_at_100[0x700];
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
653
	u8         reserved_at_0[0x40];
654

655
	u8         atomic_req_8B_endianess_mode[0x2];
656
	u8         reserved_at_42[0x4];
657
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
658

659
	u8         reserved_at_47[0x19];
660

661
	u8         reserved_at_60[0x20];
662

663
	u8         reserved_at_80[0x10];
664
	u8         atomic_operations[0x10];
665

666
	u8         reserved_at_a0[0x10];
667 668
	u8         atomic_size_qp[0x10];

669
	u8         reserved_at_c0[0x10];
670 671
	u8         atomic_size_dc[0x10];

672
	u8         reserved_at_e0[0x720];
673 674 675
};

struct mlx5_ifc_odp_cap_bits {
676
	u8         reserved_at_0[0x40];
677 678

	u8         sig[0x1];
679
	u8         reserved_at_41[0x1f];
680

681
	u8         reserved_at_60[0x20];
682 683 684 685 686 687 688

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

689
	u8         reserved_at_e0[0x720];
690 691
};

692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

719 720 721
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
722
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
761 762
};

763
struct mlx5_ifc_cmd_hca_cap_bits {
764
	u8         reserved_at_0[0x80];
765 766 767

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
768
	u8         reserved_at_90[0xb];
769 770
	u8         log_max_qp[0x5];

771
	u8         reserved_at_a0[0xb];
772
	u8         log_max_srq[0x5];
773
	u8         reserved_at_b0[0x10];
774

775
	u8         reserved_at_c0[0x8];
776
	u8         log_max_cq_sz[0x8];
777
	u8         reserved_at_d0[0xb];
778 779 780
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
781
	u8         reserved_at_e8[0x2];
782
	u8         log_max_mkey[0x6];
783
	u8         reserved_at_f0[0xc];
784 785 786
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
787
	u8         fixed_buffer_size[0x1];
788
	u8         log_max_mrw_sz[0x7];
789
	u8         reserved_at_110[0x2];
790
	u8         log_max_bsf_list_size[0x6];
791 792
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
793 794
	u8         log_max_klm_list_size[0x6];

795
	u8         reserved_at_120[0xa];
796
	u8         log_max_ra_req_dc[0x6];
797
	u8         reserved_at_130[0xa];
798 799
	u8         log_max_ra_res_dc[0x6];

800
	u8         reserved_at_140[0xa];
801
	u8         log_max_ra_req_qp[0x6];
802
	u8         reserved_at_150[0xa];
803 804 805 806 807
	u8         log_max_ra_res_qp[0x6];

	u8         pad_cap[0x1];
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
808
	u8         reserved_at_163[0xd];
809
	u8         gid_table_size[0x10];
810

811 812
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
813
	u8         retransmission_q_counters[0x1];
814 815 816
	u8         reserved_at_183[0x1];
	u8         modify_rq_counter_set_id[0x1];
	u8         reserved_at_185[0x1];
817 818 819
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

820 821 822 823
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
824
	u8         reserved_at_1a4[0x1];
825 826
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
827
	u8         eswitch_flow_table[0x1];
828
	u8	   early_vf_enable[0x1];
829 830
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
831
	u8         local_ca_ack_delay[0x5];
832
	u8         port_module_event[0x1];
833
	u8         reserved_at_1b1[0x1];
834
	u8         ports_check[0x1];
835
	u8         reserved_at_1b3[0x1];
836 837
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
838
	u8         port_type[0x2];
839 840
	u8         num_ports[0x8];

841 842 843
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
844
	u8         log_max_msg[0x5];
845
	u8         reserved_at_1c8[0x4];
846
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
847 848 849
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
	u8         reserved_at_1d2[0x4];
T
Tariq Toukan 已提交
850 851
	u8         rol_s[0x1];
	u8         rol_g[0x1];
852
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
853 854 855 856 857 858 859
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
860 861

	u8         stat_rate_support[0x10];
862
	u8         reserved_at_1f0[0xc];
863
	u8         cqe_version[0x4];
864

865
	u8         compact_address_vector[0x1];
866
	u8         striding_rq[0x1];
867
	u8         reserved_at_202[0x2];
868
	u8         ipoib_basic_offloads[0x1];
869
	u8         reserved_at_205[0xa];
870
	u8         drain_sigerr[0x1];
871 872
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
873
	u8         reserved_at_213[0x1];
874 875
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
876
	u8         reserved_at_216[0x1];
877 878 879
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
880
	u8         dct[0x1];
S
Saeed Mahameed 已提交
881
	u8         qos[0x1];
882
	u8         eth_net_offloads[0x1];
883 884
	u8         roce[0x1];
	u8         atomic[0x1];
885
	u8         reserved_at_21f[0x1];
886 887 888 889

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
890
	u8         reserved_at_223[0x3];
891
	u8         cq_eq_remap[0x1];
892 893
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
894
	u8         reserved_at_229[0x1];
895
	u8         scqe_break_moderation[0x1];
896
	u8         cq_period_start_from_cqe[0x1];
897
	u8         cd[0x1];
898
	u8         reserved_at_22d[0x1];
899
	u8         apm[0x1];
900
	u8         vector_calc[0x1];
901
	u8         umr_ptr_rlky[0x1];
902
	u8	   imaicl[0x1];
903
	u8         reserved_at_232[0x4];
904 905
	u8         qkv[0x1];
	u8         pkv[0x1];
906 907
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
908 909 910 911 912
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

913 914
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
915
	u8         uar_sz[0x6];
916
	u8         reserved_at_250[0x8];
917 918 919
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
920
	u8         driver_version[0x1];
921
	u8         pad_tx_eth_packet[0x1];
922
	u8         reserved_at_263[0x8];
923
	u8         log_bf_reg_size[0x5];
924 925 926 927

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
928

929
	u8         reserved_at_280[0x10];
930 931
	u8         max_wqe_sz_sq[0x10];

932
	u8         reserved_at_2a0[0x10];
933 934
	u8         max_wqe_sz_rq[0x10];

935
	u8         reserved_at_2c0[0x10];
936 937
	u8         max_wqe_sz_sq_dc[0x10];

938
	u8         reserved_at_2e0[0x7];
939 940
	u8         max_qp_mcg[0x19];

941
	u8         reserved_at_300[0x18];
942 943
	u8         log_max_mcg[0x8];

944
	u8         reserved_at_320[0x3];
945
	u8         log_max_transport_domain[0x5];
946
	u8         reserved_at_328[0x3];
947
	u8         log_max_pd[0x5];
948
	u8         reserved_at_330[0xb];
949 950
	u8         log_max_xrcd[0x5];

951 952 953 954
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
	u8         max_flow_counter[0x10];

955

956
	u8         reserved_at_360[0x3];
957
	u8         log_max_rq[0x5];
958
	u8         reserved_at_368[0x3];
959
	u8         log_max_sq[0x5];
960
	u8         reserved_at_370[0x3];
961
	u8         log_max_tir[0x5];
962
	u8         reserved_at_378[0x3];
963 964
	u8         log_max_tis[0x5];

965
	u8         basic_cyclic_rcv_wqe[0x1];
966
	u8         reserved_at_381[0x2];
967
	u8         log_max_rmp[0x5];
968
	u8         reserved_at_388[0x3];
969
	u8         log_max_rqt[0x5];
970
	u8         reserved_at_390[0x3];
971
	u8         log_max_rqt_size[0x5];
972
	u8         reserved_at_398[0x3];
973 974
	u8         log_max_tis_per_sq[0x5];

975
	u8         reserved_at_3a0[0x3];
976
	u8         log_max_stride_sz_rq[0x5];
977
	u8         reserved_at_3a8[0x3];
978
	u8         log_min_stride_sz_rq[0x5];
979
	u8         reserved_at_3b0[0x3];
980
	u8         log_max_stride_sz_sq[0x5];
981
	u8         reserved_at_3b8[0x3];
982 983
	u8         log_min_stride_sz_sq[0x5];

984
	u8         reserved_at_3c0[0x1b];
985 986
	u8         log_max_wq_sz[0x5];

987
	u8         nic_vport_change_event[0x1];
988
	u8         reserved_at_3e1[0xa];
989
	u8         log_max_vlan_list[0x5];
990
	u8         reserved_at_3f0[0x3];
991
	u8         log_max_current_mc_list[0x5];
992
	u8         reserved_at_3f8[0x3];
993 994
	u8         log_max_current_uc_list[0x5];

995
	u8         reserved_at_400[0x80];
996

997
	u8         reserved_at_480[0x3];
998
	u8         log_max_l2_table[0x5];
999
	u8         reserved_at_488[0x8];
1000 1001
	u8         log_uar_page_sz[0x10];

1002
	u8         reserved_at_4a0[0x20];
1003
	u8         device_frequency_mhz[0x20];
1004
	u8         device_frequency_khz[0x20];
1005

1006 1007 1008
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
	u8         reserved_at_540[0x40];
1009 1010

	u8         reserved_at_580[0x3f];
1011
	u8         cqe_compression[0x1];
1012

1013 1014
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1015

S
Saeed Mahameed 已提交
1016 1017 1018 1019 1020
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1021
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1022 1023
	u8         log_max_xrq[0x5];

1024
	u8         reserved_at_600[0x200];
1025 1026
};

1027 1028 1029 1030
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1031 1032

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1033
};
1034

1035 1036 1037
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1038

1039
	u8         reserved_at_20[0x20];
1040 1041
};

1042
struct mlx5_ifc_flow_counter_list_bits {
1043 1044
	u8         clear[0x1];
	u8         num_of_counters[0xf];
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1056 1057 1058 1059 1060 1061
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1062

1063
	u8         reserved_at_600[0xa00];
1064 1065
};

1066 1067 1068 1069 1070 1071 1072
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1073

1074 1075 1076 1077 1078
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1079

1080 1081 1082
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1083 1084
};

1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1095
	u8         reserved_at_8[0x18];
1096

1097 1098
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1099
	u8         reserved_at_24[0x7];
1100 1101
	u8         page_offset[0x5];
	u8         lwm[0x10];
1102

1103
	u8         reserved_at_40[0x8];
1104 1105
	u8         pd[0x18];

1106
	u8         reserved_at_60[0x8];
1107 1108 1109 1110 1111 1112 1113 1114
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1115
	u8         reserved_at_100[0xc];
1116
	u8         log_wq_stride[0x4];
1117
	u8         reserved_at_110[0x3];
1118
	u8         log_wq_pg_sz[0x5];
1119
	u8         reserved_at_118[0x3];
1120 1121
	u8         log_wq_sz[0x5];

1122 1123 1124 1125 1126 1127 1128
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1129

1130
	struct mlx5_ifc_cmd_pas_bits pas[0];
1131 1132
};

1133
struct mlx5_ifc_rq_num_bits {
1134
	u8         reserved_at_0[0x8];
1135 1136
	u8         rq_num[0x18];
};
1137

1138
struct mlx5_ifc_mac_address_layout_bits {
1139
	u8         reserved_at_0[0x10];
1140
	u8         mac_addr_47_32[0x10];
1141

1142 1143 1144
	u8         mac_addr_31_0[0x20];
};

1145
struct mlx5_ifc_vlan_layout_bits {
1146
	u8         reserved_at_0[0x14];
1147 1148
	u8         vlan[0x0c];

1149
	u8         reserved_at_20[0x20];
1150 1151
};

1152
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1153
	u8         reserved_at_0[0xa0];
1154 1155 1156

	u8         min_time_between_cnps[0x20];

1157
	u8         reserved_at_c0[0x12];
1158
	u8         cnp_dscp[0x6];
1159
	u8         reserved_at_d8[0x5];
1160 1161
	u8         cnp_802p_prio[0x3];

1162
	u8         reserved_at_e0[0x720];
1163 1164 1165
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1166
	u8         reserved_at_0[0x60];
1167

1168
	u8         reserved_at_60[0x4];
1169
	u8         clamp_tgt_rate[0x1];
1170
	u8         reserved_at_65[0x3];
1171
	u8         clamp_tgt_rate_after_time_inc[0x1];
1172
	u8         reserved_at_69[0x17];
1173

1174
	u8         reserved_at_80[0x20];
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1194
	u8         reserved_at_1c0[0xe0];
1195 1196 1197 1198 1199 1200 1201 1202 1203

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1204
	u8         reserved_at_320[0x20];
1205 1206 1207

	u8         initial_alpha_value[0x20];

1208
	u8         reserved_at_360[0x4a0];
1209 1210 1211
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1212
	u8         reserved_at_0[0x80];
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1234
	u8         reserved_at_1c0[0x640];
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1384
	u8         reserved_at_640[0x180];
1385 1386
};

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1453 1454 1455 1456 1457
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1458
	u8         reserved_at_40[0x780];
1459 1460 1461 1462 1463 1464 1465
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1466
	u8         reserved_at_40[0xc0];
1467 1468 1469 1470 1471 1472 1473 1474 1475

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1476
	u8         reserved_at_180[0xc0];
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1502
	u8         reserved_at_3c0[0x400];
1503 1504 1505 1506 1507 1508 1509
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1510
	u8         reserved_at_40[0x780];
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1578
	u8         reserved_at_400[0x3c0];
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1666
	u8         reserved_at_540[0x280];
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1722
	u8         reserved_at_340[0x480];
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1802
	u8         reserved_at_4c0[0x300];
1803 1804
};

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

	u8         reserved_at_140[0x680];
};

1829 1830 1831
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1832
	u8         reserved_at_20[0xc0];
1833 1834 1835
};

struct mlx5_ifc_stall_vl_event_bits {
1836
	u8         reserved_at_0[0x18];
1837
	u8         port_num[0x1];
1838
	u8         reserved_at_19[0x3];
1839 1840
	u8         vl[0x4];

1841
	u8         reserved_at_20[0xa0];
1842 1843 1844 1845
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1846
	u8         reserved_at_8[0x8];
1847
	u8         congestion_level[0x8];
1848
	u8         reserved_at_18[0x8];
1849

1850
	u8         reserved_at_20[0xa0];
1851 1852 1853
};

struct mlx5_ifc_gpio_event_bits {
1854
	u8         reserved_at_0[0x60];
1855 1856 1857 1858 1859

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1860
	u8         reserved_at_a0[0x40];
1861 1862 1863
};

struct mlx5_ifc_port_state_change_event_bits {
1864
	u8         reserved_at_0[0x40];
1865 1866

	u8         port_num[0x4];
1867
	u8         reserved_at_44[0x1c];
1868

1869
	u8         reserved_at_60[0x80];
1870 1871 1872
};

struct mlx5_ifc_dropped_packet_logged_bits {
1873
	u8         reserved_at_0[0xe0];
1874 1875 1876 1877 1878 1879 1880 1881
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1882
	u8         reserved_at_0[0x8];
1883 1884
	u8         cqn[0x18];

1885
	u8         reserved_at_20[0x20];
1886

1887
	u8         reserved_at_40[0x18];
1888 1889
	u8         syndrome[0x8];

1890
	u8         reserved_at_60[0x80];
1891 1892 1893 1894 1895 1896 1897
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1898
	u8         reserved_at_40[0x10];
1899 1900 1901 1902 1903 1904
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1905
	u8         reserved_at_c0[0x5];
1906 1907 1908 1909 1910 1911 1912 1913 1914
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1915
	u8         reserved_at_20[0x10];
1916 1917
	u8         wqe_index[0x10];

1918
	u8         reserved_at_40[0x10];
1919 1920
	u8         len[0x10];

1921
	u8         reserved_at_60[0x60];
1922

1923
	u8         reserved_at_c0[0x5];
1924 1925 1926 1927 1928 1929 1930
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1931
	u8         reserved_at_0[0xa0];
1932 1933

	u8         type[0x8];
1934
	u8         reserved_at_a8[0x18];
1935

1936
	u8         reserved_at_c0[0x8];
1937 1938 1939 1940
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1941
	u8         reserved_at_0[0xc0];
1942

1943
	u8         reserved_at_c0[0x8];
1944 1945 1946 1947
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1948
	u8         reserved_at_0[0xc0];
1949

1950
	u8         reserved_at_c0[0x8];
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2023
	u8         lag_tx_port_affinity[0x4];
2024
	u8         st[0x8];
2025
	u8         reserved_at_10[0x3];
2026
	u8         pm_state[0x2];
2027
	u8         reserved_at_15[0x7];
2028
	u8         end_padding_mode[0x2];
2029
	u8         reserved_at_1e[0x2];
2030 2031 2032 2033 2034

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2035
	u8         reserved_at_24[0x1];
2036
	u8         drain_sigerr[0x1];
2037
	u8         reserved_at_26[0x2];
2038 2039 2040 2041
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2042
	u8         reserved_at_48[0x1];
2043 2044 2045 2046
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2047
	u8         reserved_at_55[0x6];
2048
	u8         rlky[0x1];
2049
	u8         ulp_stateless_offload_mode[0x4];
2050 2051 2052 2053

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2054
	u8         reserved_at_80[0x8];
2055 2056
	u8         user_index[0x18];

2057
	u8         reserved_at_a0[0x3];
2058 2059 2060 2061 2062 2063 2064 2065
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2066
	u8         reserved_at_384[0x4];
2067
	u8         log_sra_max[0x3];
2068
	u8         reserved_at_38b[0x2];
2069 2070
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2071
	u8         reserved_at_393[0x1];
2072 2073 2074
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2075
	u8         reserved_at_39b[0x5];
2076

2077
	u8         reserved_at_3a0[0x20];
2078

2079
	u8         reserved_at_3c0[0x8];
2080 2081
	u8         next_send_psn[0x18];

2082
	u8         reserved_at_3e0[0x8];
2083 2084
	u8         cqn_snd[0x18];

2085 2086 2087 2088
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2089

2090
	u8         reserved_at_440[0x8];
2091 2092
	u8         last_acked_psn[0x18];

2093
	u8         reserved_at_460[0x8];
2094 2095
	u8         ssn[0x18];

2096
	u8         reserved_at_480[0x8];
2097
	u8         log_rra_max[0x3];
2098
	u8         reserved_at_48b[0x1];
2099 2100 2101 2102
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2103
	u8         reserved_at_493[0x1];
2104
	u8         page_offset[0x6];
2105
	u8         reserved_at_49a[0x3];
2106 2107 2108 2109
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2110
	u8         reserved_at_4a0[0x3];
2111 2112 2113
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2114
	u8         reserved_at_4c0[0x8];
2115 2116
	u8         xrcd[0x18];

2117
	u8         reserved_at_4e0[0x8];
2118 2119 2120 2121 2122 2123
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2124
	u8         reserved_at_560[0x5];
2125
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2126
	u8         srqn_rmpn_xrqn[0x18];
2127

2128
	u8         reserved_at_580[0x8];
2129 2130 2131 2132 2133 2134 2135 2136 2137
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2138
	u8         reserved_at_600[0x20];
2139

2140
	u8         reserved_at_620[0xf];
2141 2142 2143 2144 2145 2146
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2147
	u8         reserved_at_680[0xc0];
2148 2149 2150 2151 2152
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2153
	u8         reserved_at_80[0x3];
2154 2155 2156 2157 2158 2159
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2160
	u8         reserved_at_c0[0x14];
2161 2162 2163
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2164
	u8         reserved_at_e0[0x20];
2165 2166 2167 2168 2169 2170 2171 2172 2173
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2174
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2175
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2176
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2177
	struct mlx5_ifc_qos_cap_bits qos_cap;
2178
	u8         reserved_at_0[0x8000];
2179 2180 2181 2182 2183 2184
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2185
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2186 2187
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2188 2189 2190
};

struct mlx5_ifc_flow_context_bits {
2191
	u8         reserved_at_0[0x20];
2192 2193 2194

	u8         group_id[0x20];

2195
	u8         reserved_at_40[0x8];
2196 2197
	u8         flow_tag[0x18];

2198
	u8         reserved_at_60[0x10];
2199 2200
	u8         action[0x10];

2201
	u8         reserved_at_80[0x8];
2202 2203
	u8         destination_list_size[0x18];

2204 2205 2206
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2207 2208 2209
	u8         encap_id[0x20];

	u8         reserved_at_e0[0x120];
2210 2211 2212

	struct mlx5_ifc_fte_match_param_bits match_value;

2213
	u8         reserved_at_1200[0x600];
2214

2215
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2226
	u8         reserved_at_8[0x18];
2227 2228 2229

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2230
	u8         reserved_at_22[0x1];
2231 2232 2233 2234 2235 2236
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2237
	u8         reserved_at_46[0x2];
2238 2239
	u8         cqn[0x18];

2240
	u8         reserved_at_60[0x20];
2241 2242

	u8         user_index_equal_xrc_srqn[0x1];
2243
	u8         reserved_at_81[0x1];
2244 2245 2246
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2247
	u8         reserved_at_a0[0x20];
2248

2249
	u8         reserved_at_c0[0x8];
2250 2251 2252 2253 2254
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2255
	u8         reserved_at_100[0x40];
2256 2257 2258 2259

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2260
	u8         reserved_at_17e[0x2];
2261

2262
	u8         reserved_at_180[0x80];
2263 2264 2265 2266 2267 2268 2269 2270 2271
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2272 2273 2274 2275 2276
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2277
	u8         prio[0x4];
2278
	u8         reserved_at_10[0x10];
2279

2280
	u8         reserved_at_20[0x100];
2281

2282
	u8         reserved_at_120[0x8];
2283 2284
	u8         transport_domain[0x18];

2285
	u8         reserved_at_140[0x3c0];
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2299 2300 2301
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2302 2303 2304 2305 2306 2307 2308 2309
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2310
	u8         reserved_at_0[0x20];
2311 2312

	u8         disp_type[0x4];
2313
	u8         reserved_at_24[0x1c];
2314

2315
	u8         reserved_at_40[0x40];
2316

2317
	u8         reserved_at_80[0x4];
2318 2319 2320 2321
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2322
	u8         reserved_at_a0[0x40];
2323

2324
	u8         reserved_at_e0[0x8];
2325 2326 2327
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2328
	u8         reserved_at_101[0x1];
2329
	u8         tunneled_offload_en[0x1];
2330
	u8         reserved_at_103[0x5];
2331 2332 2333
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2334
	u8         reserved_at_124[0x2];
2335 2336 2337 2338 2339 2340 2341 2342 2343
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2344
	u8         reserved_at_2c0[0x4c0];
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2355
	u8         reserved_at_8[0x18];
2356 2357 2358

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2359
	u8         reserved_at_22[0x1];
2360
	u8         rlky[0x1];
2361
	u8         reserved_at_24[0x1];
2362 2363 2364 2365
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2366
	u8         reserved_at_46[0x2];
2367 2368
	u8         cqn[0x18];

2369
	u8         reserved_at_60[0x20];
2370

2371
	u8         reserved_at_80[0x2];
2372
	u8         log_page_size[0x6];
2373
	u8         reserved_at_88[0x18];
2374

2375
	u8         reserved_at_a0[0x20];
2376

2377
	u8         reserved_at_c0[0x8];
2378 2379 2380 2381 2382
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2383
	u8         reserved_at_100[0x40];
2384

2385
	u8         dbr_addr[0x40];
2386

2387
	u8         reserved_at_180[0x80];
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2401 2402
	u8         reserved_at_4[0x1];
	u8	   min_wqe_inline_mode[0x3];
2403
	u8         state[0x4];
2404 2405
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2406

2407
	u8         reserved_at_20[0x8];
2408 2409
	u8         user_index[0x18];

2410
	u8         reserved_at_40[0x8];
2411 2412
	u8         cqn[0x18];

S
Saeed Mahameed 已提交
2413
	u8         reserved_at_60[0x90];
2414

S
Saeed Mahameed 已提交
2415
	u8         packet_pacing_rate_limit_index[0x10];
2416
	u8         tis_lst_sz[0x10];
2417
	u8         reserved_at_110[0x10];
2418

2419
	u8         reserved_at_120[0x40];
2420

2421
	u8         reserved_at_160[0x8];
2422 2423 2424 2425 2426
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2451
struct mlx5_ifc_rqtc_bits {
2452
	u8         reserved_at_0[0xa0];
2453

2454
	u8         reserved_at_a0[0x10];
2455 2456
	u8         rqt_max_size[0x10];

2457
	u8         reserved_at_c0[0x10];
2458 2459
	u8         rqt_actual_size[0x10];

2460
	u8         reserved_at_e0[0x6a0];
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2478 2479
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2480 2481 2482
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2483
	u8         reserved_at_c[0x1];
2484
	u8         flush_in_error_en[0x1];
2485
	u8         reserved_at_e[0x12];
2486

2487
	u8         reserved_at_20[0x8];
2488 2489
	u8         user_index[0x18];

2490
	u8         reserved_at_40[0x8];
2491 2492 2493
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2494
	u8         reserved_at_68[0x18];
2495

2496
	u8         reserved_at_80[0x8];
2497 2498
	u8         rmpn[0x18];

2499
	u8         reserved_at_a0[0xe0];
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2510
	u8         reserved_at_0[0x8];
2511
	u8         state[0x4];
2512
	u8         reserved_at_c[0x14];
2513 2514

	u8         basic_cyclic_rcv_wqe[0x1];
2515
	u8         reserved_at_21[0x1f];
2516

2517
	u8         reserved_at_40[0x140];
2518 2519 2520 2521 2522

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2523 2524 2525
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
	u8         reserved_at_8[0x17];
2526 2527
	u8         roce_en[0x1];

2528
	u8         arm_change_event[0x1];
2529
	u8         reserved_at_21[0x1a];
2530 2531 2532 2533 2534
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2535

2536
	u8         reserved_at_40[0xf0];
2537 2538 2539

	u8         mtu[0x10];

2540 2541 2542 2543
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2544
	u8         reserved_at_200[0x140];
2545
	u8         qkey_violation_counter[0x10];
2546
	u8         reserved_at_350[0x430];
2547 2548 2549 2550

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2551
	u8         reserved_at_783[0x2];
2552
	u8         allowed_list_type[0x3];
2553
	u8         reserved_at_788[0xc];
2554 2555 2556 2557
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2558
	u8         reserved_at_7e0[0x20];
2559 2560 2561 2562 2563 2564 2565 2566

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2567
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2568 2569 2570
};

struct mlx5_ifc_mkc_bits {
2571
	u8         reserved_at_0[0x1];
2572
	u8         free[0x1];
2573
	u8         reserved_at_2[0xd];
2574 2575 2576 2577 2578 2579 2580 2581
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2582
	u8         reserved_at_18[0x8];
2583 2584 2585 2586

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2587
	u8         reserved_at_40[0x20];
2588 2589 2590 2591

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2592
	u8         reserved_at_63[0x2];
2593
	u8         expected_sigerr_count[0x1];
2594
	u8         reserved_at_66[0x1];
2595 2596 2597 2598 2599 2600 2601 2602 2603
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2604
	u8         reserved_at_120[0x80];
2605 2606 2607

	u8         translations_octword_size[0x20];

2608
	u8         reserved_at_1c0[0x1b];
2609 2610
	u8         log_page_size[0x5];

2611
	u8         reserved_at_1e0[0x20];
2612 2613 2614
};

struct mlx5_ifc_pkey_bits {
2615
	u8         reserved_at_0[0x10];
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2626
	u8         reserved_at_20[0xe0];
2627 2628 2629 2630 2631

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2632
	u8         reserved_at_104[0xc];
2633 2634 2635
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2636 2637
	u8         vport_state[0x4];

2638
	u8         reserved_at_120[0x20];
2639 2640

	u8         system_image_guid[0x40];
2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2654
	u8         reserved_at_280[0x80];
2655 2656

	u8         lid[0x10];
2657
	u8         reserved_at_310[0x4];
2658 2659 2660 2661 2662 2663
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2664
	u8         reserved_at_334[0xc];
2665 2666 2667 2668

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2669
	u8         reserved_at_360[0xca0];
2670 2671
};

2672
struct mlx5_ifc_esw_vport_context_bits {
2673
	u8         reserved_at_0[0x3];
2674 2675 2676 2677
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2678
	u8         reserved_at_8[0x18];
2679

2680
	u8         reserved_at_20[0x20];
2681 2682 2683 2684 2685 2686 2687 2688

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2689
	u8         reserved_at_60[0x7a0];
2690 2691
};

2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2704
	u8         reserved_at_4[0x9];
2705 2706
	u8         ec[0x1];
	u8         oi[0x1];
2707
	u8         reserved_at_f[0x5];
2708
	u8         st[0x4];
2709
	u8         reserved_at_18[0x8];
2710

2711
	u8         reserved_at_20[0x20];
2712

2713
	u8         reserved_at_40[0x14];
2714
	u8         page_offset[0x6];
2715
	u8         reserved_at_5a[0x6];
2716

2717
	u8         reserved_at_60[0x3];
2718 2719 2720
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2721
	u8         reserved_at_80[0x20];
2722

2723
	u8         reserved_at_a0[0x18];
2724 2725
	u8         intr[0x8];

2726
	u8         reserved_at_c0[0x3];
2727
	u8         log_page_size[0x5];
2728
	u8         reserved_at_c8[0x18];
2729

2730
	u8         reserved_at_e0[0x60];
2731

2732
	u8         reserved_at_140[0x8];
2733 2734
	u8         consumer_counter[0x18];

2735
	u8         reserved_at_160[0x8];
2736 2737
	u8         producer_counter[0x18];

2738
	u8         reserved_at_180[0x80];
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2762
	u8         reserved_at_0[0x4];
2763
	u8         state[0x4];
2764
	u8         reserved_at_8[0x18];
2765

2766
	u8         reserved_at_20[0x8];
2767 2768
	u8         user_index[0x18];

2769
	u8         reserved_at_40[0x8];
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2781
	u8         reserved_at_73[0xd];
2782

2783
	u8         reserved_at_80[0x8];
2784
	u8         cs_res[0x8];
2785
	u8         reserved_at_90[0x3];
2786
	u8         min_rnr_nak[0x5];
2787
	u8         reserved_at_98[0x8];
2788

2789
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2790
	u8         srqn_xrqn[0x18];
2791

2792
	u8         reserved_at_c0[0x8];
2793 2794 2795
	u8         pd[0x18];

	u8         tclass[0x8];
2796
	u8         reserved_at_e8[0x4];
2797 2798 2799 2800
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2801
	u8         reserved_at_140[0x5];
2802 2803 2804 2805
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2806
	u8         reserved_at_160[0x8];
2807
	u8         my_addr_index[0x8];
2808
	u8         reserved_at_170[0x8];
2809 2810 2811 2812
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2813
	u8         reserved_at_1a0[0x14];
2814 2815 2816 2817 2818
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2819
	u8         reserved_at_1c0[0x40];
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2839 2840 2841
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2842
	MLX5_CQ_PERIOD_NUM_MODES
2843 2844
};

2845 2846
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2847
	u8         reserved_at_4[0x4];
2848 2849
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2850
	u8         reserved_at_c[0x1];
2851 2852
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2853 2854
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2855 2856
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2857
	u8         reserved_at_18[0x8];
2858

2859
	u8         reserved_at_20[0x20];
2860

2861
	u8         reserved_at_40[0x14];
2862
	u8         page_offset[0x6];
2863
	u8         reserved_at_5a[0x6];
2864

2865
	u8         reserved_at_60[0x3];
2866 2867 2868
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2869
	u8         reserved_at_80[0x4];
2870 2871 2872
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2873
	u8         reserved_at_a0[0x18];
2874 2875
	u8         c_eqn[0x8];

2876
	u8         reserved_at_c0[0x3];
2877
	u8         log_page_size[0x5];
2878
	u8         reserved_at_c8[0x18];
2879

2880
	u8         reserved_at_e0[0x20];
2881

2882
	u8         reserved_at_100[0x8];
2883 2884
	u8         last_notified_index[0x18];

2885
	u8         reserved_at_120[0x8];
2886 2887
	u8         last_solicit_index[0x18];

2888
	u8         reserved_at_140[0x8];
2889 2890
	u8         consumer_counter[0x18];

2891
	u8         reserved_at_160[0x8];
2892 2893
	u8         producer_counter[0x18];

2894
	u8         reserved_at_180[0x40];
2895 2896 2897 2898 2899 2900 2901 2902

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2903
	u8         reserved_at_0[0x800];
2904 2905 2906
};

struct mlx5_ifc_query_adapter_param_block_bits {
2907
	u8         reserved_at_0[0xc0];
2908

2909
	u8         reserved_at_c0[0x8];
2910 2911
	u8         ieee_vendor_id[0x18];

2912
	u8         reserved_at_e0[0x10];
2913 2914 2915 2916 2917 2918 2919
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

2963
	u8         reserved_at_180[0x880];
S
Saeed Mahameed 已提交
2964 2965 2966 2967

	struct mlx5_ifc_wq_bits wq;
};

2968 2969 2970
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2971
	u8         reserved_at_0[0x20];
2972 2973 2974 2975 2976 2977
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2978
	u8         reserved_at_0[0x20];
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2989
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2990
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2991
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
2992
	u8         reserved_at_0[0x7c0];
2993 2994
};

2995 2996 2997 2998 2999
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3013
	u8         reserved_at_0[0xe0];
3014 3015 3016
};

struct mlx5_ifc_health_buffer_bits {
3017
	u8         reserved_at_0[0x100];
3018 3019 3020 3021 3022

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3023
	u8         reserved_at_140[0x40];
3024 3025 3026 3027 3028

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3029
	u8         reserved_at_1c0[0x20];
3030 3031 3032 3033 3034 3035 3036 3037

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3038
	u8         reserved_at_1[0x7];
3039
	u8         port[0x8];
3040
	u8         reserved_at_10[0x10];
3041

3042
	u8         reserved_at_20[0x60];
3043 3044
};

3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3068 3069
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3070
	u8         reserved_at_8[0x18];
3071 3072 3073

	u8         syndrome[0x20];

3074
	u8         reserved_at_40[0x40];
3075 3076 3077 3078 3079 3080 3081 3082 3083
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3084
	u8         reserved_at_10[0x10];
3085

3086
	u8         reserved_at_20[0x10];
3087 3088
	u8         op_mod[0x10];

3089
	u8         reserved_at_40[0x10];
3090 3091
	u8         profile[0x10];

3092
	u8         reserved_at_60[0x20];
3093 3094 3095 3096
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3097
	u8         reserved_at_8[0x18];
3098 3099 3100

	u8         syndrome[0x20];

3101
	u8         reserved_at_40[0x40];
3102 3103 3104 3105
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3106
	u8         reserved_at_10[0x10];
3107

3108
	u8         reserved_at_20[0x10];
3109 3110
	u8         op_mod[0x10];

3111
	u8         reserved_at_40[0x8];
3112 3113
	u8         qpn[0x18];

3114
	u8         reserved_at_60[0x20];
3115 3116 3117

	u8         opt_param_mask[0x20];

3118
	u8         reserved_at_a0[0x20];
3119 3120 3121

	struct mlx5_ifc_qpc_bits qpc;

3122
	u8         reserved_at_800[0x80];
3123 3124 3125 3126
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3127
	u8         reserved_at_8[0x18];
3128 3129 3130

	u8         syndrome[0x20];

3131
	u8         reserved_at_40[0x40];
3132 3133 3134 3135
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3136
	u8         reserved_at_10[0x10];
3137

3138
	u8         reserved_at_20[0x10];
3139 3140
	u8         op_mod[0x10];

3141
	u8         reserved_at_40[0x8];
3142 3143
	u8         qpn[0x18];

3144
	u8         reserved_at_60[0x20];
3145 3146 3147

	u8         opt_param_mask[0x20];

3148
	u8         reserved_at_a0[0x20];
3149 3150 3151

	struct mlx5_ifc_qpc_bits qpc;

3152
	u8         reserved_at_800[0x80];
3153 3154 3155 3156
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3157
	u8         reserved_at_8[0x18];
3158 3159 3160

	u8         syndrome[0x20];

3161
	u8         reserved_at_40[0x40];
3162 3163 3164 3165
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3166
	u8         reserved_at_10[0x10];
3167

3168
	u8         reserved_at_20[0x10];
3169 3170 3171
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3172
	u8         reserved_at_50[0x10];
3173

3174
	u8         reserved_at_60[0x20];
3175 3176 3177 3178 3179 3180

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3181
	u8         reserved_at_8[0x18];
3182 3183 3184

	u8         syndrome[0x20];

3185
	u8         reserved_at_40[0x40];
3186 3187 3188 3189 3190 3191 3192 3193 3194
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3195
	u8         reserved_at_10[0x10];
3196

3197
	u8         reserved_at_20[0x10];
3198 3199
	u8         op_mod[0x10];

3200
	u8         reserved_at_40[0x20];
3201

3202
	u8         reserved_at_60[0x6];
3203
	u8         demux_mode[0x2];
3204
	u8         reserved_at_68[0x18];
3205 3206 3207 3208
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3209
	u8         reserved_at_8[0x18];
3210 3211 3212

	u8         syndrome[0x20];

3213
	u8         reserved_at_40[0x40];
3214 3215 3216 3217
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3218
	u8         reserved_at_10[0x10];
3219

3220
	u8         reserved_at_20[0x10];
3221 3222
	u8         op_mod[0x10];

3223
	u8         reserved_at_40[0x60];
3224

3225
	u8         reserved_at_a0[0x8];
3226 3227
	u8         table_index[0x18];

3228
	u8         reserved_at_c0[0x20];
3229

3230
	u8         reserved_at_e0[0x13];
3231 3232 3233 3234 3235
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3236
	u8         reserved_at_140[0xc0];
3237 3238 3239 3240
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3241
	u8         reserved_at_8[0x18];
3242 3243 3244

	u8         syndrome[0x20];

3245
	u8         reserved_at_40[0x40];
3246 3247 3248 3249
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3250
	u8         reserved_at_10[0x10];
3251

3252
	u8         reserved_at_20[0x10];
3253 3254
	u8         op_mod[0x10];

3255
	u8         reserved_at_40[0x10];
3256 3257
	u8         current_issi[0x10];

3258
	u8         reserved_at_60[0x20];
3259 3260 3261 3262
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3263
	u8         reserved_at_8[0x18];
3264 3265 3266

	u8         syndrome[0x20];

3267
	u8         reserved_at_40[0x40];
3268 3269 3270 3271
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3272
	u8         reserved_at_10[0x10];
3273

3274
	u8         reserved_at_20[0x10];
3275 3276
	u8         op_mod[0x10];

3277
	u8         reserved_at_40[0x40];
3278 3279 3280 3281

	union mlx5_ifc_hca_cap_union_bits capability;
};

3282 3283 3284 3285 3286 3287 3288
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3289 3290
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3291
	u8         reserved_at_8[0x18];
3292 3293 3294

	u8         syndrome[0x20];

3295
	u8         reserved_at_40[0x40];
3296 3297 3298 3299
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3300
	u8         reserved_at_10[0x10];
3301

3302
	u8         reserved_at_20[0x10];
3303 3304
	u8         op_mod[0x10];

3305 3306 3307 3308 3309
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3310 3311

	u8         table_type[0x8];
3312
	u8         reserved_at_88[0x18];
3313

3314
	u8         reserved_at_a0[0x8];
3315 3316
	u8         table_id[0x18];

3317
	u8         reserved_at_c0[0x18];
3318 3319
	u8         modify_enable_mask[0x8];

3320
	u8         reserved_at_e0[0x20];
3321 3322 3323

	u8         flow_index[0x20];

3324
	u8         reserved_at_120[0xe0];
3325 3326 3327 3328 3329 3330

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3331
	u8         reserved_at_8[0x18];
3332 3333 3334

	u8         syndrome[0x20];

3335
	u8         reserved_at_40[0x40];
3336 3337 3338 3339
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3340
	u8         reserved_at_10[0x10];
3341

3342
	u8         reserved_at_20[0x10];
3343 3344
	u8         op_mod[0x10];

3345
	u8         reserved_at_40[0x8];
3346 3347
	u8         qpn[0x18];

3348
	u8         reserved_at_60[0x20];
3349 3350 3351

	u8         opt_param_mask[0x20];

3352
	u8         reserved_at_a0[0x20];
3353 3354 3355

	struct mlx5_ifc_qpc_bits qpc;

3356
	u8         reserved_at_800[0x80];
3357 3358 3359 3360
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3361
	u8         reserved_at_8[0x18];
3362 3363 3364

	u8         syndrome[0x20];

3365
	u8         reserved_at_40[0x40];
3366 3367 3368 3369
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3370
	u8         reserved_at_10[0x10];
3371

3372
	u8         reserved_at_20[0x10];
3373 3374
	u8         op_mod[0x10];

3375
	u8         reserved_at_40[0x8];
3376 3377
	u8         qpn[0x18];

3378
	u8         reserved_at_60[0x20];
3379 3380 3381

	u8         opt_param_mask[0x20];

3382
	u8         reserved_at_a0[0x20];
3383 3384 3385

	struct mlx5_ifc_qpc_bits qpc;

3386
	u8         reserved_at_800[0x80];
3387 3388 3389 3390
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3391
	u8         reserved_at_8[0x18];
3392 3393 3394

	u8         syndrome[0x20];

3395
	u8         reserved_at_40[0x40];
3396 3397 3398 3399
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3400
	u8         reserved_at_10[0x10];
3401

3402
	u8         reserved_at_20[0x10];
3403 3404
	u8         op_mod[0x10];

3405
	u8         reserved_at_40[0x8];
3406 3407
	u8         qpn[0x18];

3408
	u8         reserved_at_60[0x20];
3409 3410 3411

	u8         opt_param_mask[0x20];

3412
	u8         reserved_at_a0[0x20];
3413 3414 3415

	struct mlx5_ifc_qpc_bits qpc;

3416
	u8         reserved_at_800[0x80];
3417 3418
};

S
Saeed Mahameed 已提交
3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3443 3444
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3445
	u8         reserved_at_8[0x18];
3446 3447 3448

	u8         syndrome[0x20];

3449
	u8         reserved_at_40[0x40];
3450 3451 3452

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3453
	u8         reserved_at_280[0x600];
3454 3455 3456 3457 3458 3459

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3460
	u8         reserved_at_10[0x10];
3461

3462
	u8         reserved_at_20[0x10];
3463 3464
	u8         op_mod[0x10];

3465
	u8         reserved_at_40[0x8];
3466 3467
	u8         xrc_srqn[0x18];

3468
	u8         reserved_at_60[0x20];
3469 3470 3471 3472 3473 3474 3475 3476 3477
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3478
	u8         reserved_at_8[0x18];
3479 3480 3481

	u8         syndrome[0x20];

3482
	u8         reserved_at_40[0x20];
3483

3484
	u8         reserved_at_60[0x18];
3485 3486 3487 3488 3489 3490
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3491
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3492 3493 3494 3495
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3496
	u8         reserved_at_10[0x10];
3497

3498
	u8         reserved_at_20[0x10];
3499 3500 3501
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3502
	u8         reserved_at_41[0xf];
3503 3504
	u8         vport_number[0x10];

3505
	u8         reserved_at_60[0x20];
3506 3507 3508 3509
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3510
	u8         reserved_at_8[0x18];
3511 3512 3513

	u8         syndrome[0x20];

3514
	u8         reserved_at_40[0x40];
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3540
	u8         reserved_at_680[0xa00];
3541 3542 3543 3544 3545 3546 3547 3548
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3549
	u8         reserved_at_10[0x10];
3550

3551
	u8         reserved_at_20[0x10];
3552 3553 3554
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3555 3556
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3557 3558
	u8         vport_number[0x10];

3559
	u8         reserved_at_60[0x60];
3560 3561

	u8         clear[0x1];
3562
	u8         reserved_at_c1[0x1f];
3563

3564
	u8         reserved_at_e0[0x20];
3565 3566 3567 3568
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3569
	u8         reserved_at_8[0x18];
3570 3571 3572

	u8         syndrome[0x20];

3573
	u8         reserved_at_40[0x40];
3574 3575 3576 3577 3578 3579

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3580
	u8         reserved_at_10[0x10];
3581

3582
	u8         reserved_at_20[0x10];
3583 3584
	u8         op_mod[0x10];

3585
	u8         reserved_at_40[0x8];
3586 3587
	u8         tisn[0x18];

3588
	u8         reserved_at_60[0x20];
3589 3590 3591 3592
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3593
	u8         reserved_at_8[0x18];
3594 3595 3596

	u8         syndrome[0x20];

3597
	u8         reserved_at_40[0xc0];
3598 3599 3600 3601 3602 3603

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3604
	u8         reserved_at_10[0x10];
3605

3606
	u8         reserved_at_20[0x10];
3607 3608
	u8         op_mod[0x10];

3609
	u8         reserved_at_40[0x8];
3610 3611
	u8         tirn[0x18];

3612
	u8         reserved_at_60[0x20];
3613 3614 3615 3616
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3617
	u8         reserved_at_8[0x18];
3618 3619 3620

	u8         syndrome[0x20];

3621
	u8         reserved_at_40[0x40];
3622 3623 3624

	struct mlx5_ifc_srqc_bits srq_context_entry;

3625
	u8         reserved_at_280[0x600];
3626 3627 3628 3629 3630 3631

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3632
	u8         reserved_at_10[0x10];
3633

3634
	u8         reserved_at_20[0x10];
3635 3636
	u8         op_mod[0x10];

3637
	u8         reserved_at_40[0x8];
3638 3639
	u8         srqn[0x18];

3640
	u8         reserved_at_60[0x20];
3641 3642 3643 3644
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3645
	u8         reserved_at_8[0x18];
3646 3647 3648

	u8         syndrome[0x20];

3649
	u8         reserved_at_40[0xc0];
3650 3651 3652 3653 3654 3655

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3656
	u8         reserved_at_10[0x10];
3657

3658
	u8         reserved_at_20[0x10];
3659 3660
	u8         op_mod[0x10];

3661
	u8         reserved_at_40[0x8];
3662 3663
	u8         sqn[0x18];

3664
	u8         reserved_at_60[0x20];
3665 3666 3667 3668
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3669
	u8         reserved_at_8[0x18];
3670 3671 3672

	u8         syndrome[0x20];

3673
	u8         dump_fill_mkey[0x20];
3674 3675

	u8         resd_lkey[0x20];
3676 3677 3678 3679

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3680 3681 3682 3683
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3684
	u8         reserved_at_10[0x10];
3685

3686
	u8         reserved_at_20[0x10];
3687 3688
	u8         op_mod[0x10];

3689
	u8         reserved_at_40[0x40];
3690 3691
};

3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

3725 3726
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3727
	u8         reserved_at_8[0x18];
3728 3729 3730

	u8         syndrome[0x20];

3731
	u8         reserved_at_40[0xc0];
3732 3733 3734 3735 3736 3737

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3738
	u8         reserved_at_10[0x10];
3739

3740
	u8         reserved_at_20[0x10];
3741 3742
	u8         op_mod[0x10];

3743
	u8         reserved_at_40[0x8];
3744 3745
	u8         rqtn[0x18];

3746
	u8         reserved_at_60[0x20];
3747 3748 3749 3750
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3751
	u8         reserved_at_8[0x18];
3752 3753 3754

	u8         syndrome[0x20];

3755
	u8         reserved_at_40[0xc0];
3756 3757 3758 3759 3760 3761

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3762
	u8         reserved_at_10[0x10];
3763

3764
	u8         reserved_at_20[0x10];
3765 3766
	u8         op_mod[0x10];

3767
	u8         reserved_at_40[0x8];
3768 3769
	u8         rqn[0x18];

3770
	u8         reserved_at_60[0x20];
3771 3772 3773 3774
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3775
	u8         reserved_at_8[0x18];
3776 3777 3778

	u8         syndrome[0x20];

3779
	u8         reserved_at_40[0x40];
3780 3781 3782 3783 3784 3785

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3786
	u8         reserved_at_10[0x10];
3787

3788
	u8         reserved_at_20[0x10];
3789 3790 3791
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3792
	u8         reserved_at_50[0x10];
3793

3794
	u8         reserved_at_60[0x20];
3795 3796 3797 3798
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3799
	u8         reserved_at_8[0x18];
3800 3801 3802

	u8         syndrome[0x20];

3803
	u8         reserved_at_40[0xc0];
3804 3805 3806 3807 3808 3809

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3810
	u8         reserved_at_10[0x10];
3811

3812
	u8         reserved_at_20[0x10];
3813 3814
	u8         op_mod[0x10];

3815
	u8         reserved_at_40[0x8];
3816 3817
	u8         rmpn[0x18];

3818
	u8         reserved_at_60[0x20];
3819 3820 3821 3822
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3823
	u8         reserved_at_8[0x18];
3824 3825 3826

	u8         syndrome[0x20];

3827
	u8         reserved_at_40[0x40];
3828 3829 3830

	u8         opt_param_mask[0x20];

3831
	u8         reserved_at_a0[0x20];
3832 3833 3834

	struct mlx5_ifc_qpc_bits qpc;

3835
	u8         reserved_at_800[0x80];
3836 3837 3838 3839 3840 3841

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3842
	u8         reserved_at_10[0x10];
3843

3844
	u8         reserved_at_20[0x10];
3845 3846
	u8         op_mod[0x10];

3847
	u8         reserved_at_40[0x8];
3848 3849
	u8         qpn[0x18];

3850
	u8         reserved_at_60[0x20];
3851 3852 3853 3854
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3855
	u8         reserved_at_8[0x18];
3856 3857 3858

	u8         syndrome[0x20];

3859
	u8         reserved_at_40[0x40];
3860 3861 3862

	u8         rx_write_requests[0x20];

3863
	u8         reserved_at_a0[0x20];
3864 3865 3866

	u8         rx_read_requests[0x20];

3867
	u8         reserved_at_e0[0x20];
3868 3869 3870

	u8         rx_atomic_requests[0x20];

3871
	u8         reserved_at_120[0x20];
3872 3873 3874

	u8         rx_dct_connect[0x20];

3875
	u8         reserved_at_160[0x20];
3876 3877 3878

	u8         out_of_buffer[0x20];

3879
	u8         reserved_at_1a0[0x20];
3880 3881 3882

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

	u8         reserved_at_320[0x4e0];
3904 3905 3906 3907
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3908
	u8         reserved_at_10[0x10];
3909

3910
	u8         reserved_at_20[0x10];
3911 3912
	u8         op_mod[0x10];

3913
	u8         reserved_at_40[0x80];
3914 3915

	u8         clear[0x1];
3916
	u8         reserved_at_c1[0x1f];
3917

3918
	u8         reserved_at_e0[0x18];
3919 3920 3921 3922 3923
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3924
	u8         reserved_at_8[0x18];
3925 3926 3927

	u8         syndrome[0x20];

3928
	u8         reserved_at_40[0x10];
3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3942
	u8         reserved_at_10[0x10];
3943

3944
	u8         reserved_at_20[0x10];
3945 3946
	u8         op_mod[0x10];

3947
	u8         reserved_at_40[0x10];
3948 3949
	u8         function_id[0x10];

3950
	u8         reserved_at_60[0x20];
3951 3952 3953 3954
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3955
	u8         reserved_at_8[0x18];
3956 3957 3958

	u8         syndrome[0x20];

3959
	u8         reserved_at_40[0x40];
3960 3961 3962 3963 3964 3965

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3966
	u8         reserved_at_10[0x10];
3967

3968
	u8         reserved_at_20[0x10];
3969 3970 3971
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3972
	u8         reserved_at_41[0xf];
3973 3974
	u8         vport_number[0x10];

3975
	u8         reserved_at_60[0x5];
3976
	u8         allowed_list_type[0x3];
3977
	u8         reserved_at_68[0x18];
3978 3979 3980 3981
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3982
	u8         reserved_at_8[0x18];
3983 3984 3985

	u8         syndrome[0x20];

3986
	u8         reserved_at_40[0x40];
3987 3988 3989

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3990
	u8         reserved_at_280[0x600];
3991 3992 3993 3994 3995 3996 3997 3998

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
3999
	u8         reserved_at_10[0x10];
4000

4001
	u8         reserved_at_20[0x10];
4002 4003
	u8         op_mod[0x10];

4004
	u8         reserved_at_40[0x8];
4005 4006 4007
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4008
	u8         reserved_at_61[0x1f];
4009 4010 4011 4012
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4013
	u8         reserved_at_8[0x18];
4014 4015 4016

	u8         syndrome[0x20];

4017
	u8         reserved_at_40[0x40];
4018 4019 4020 4021 4022 4023

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4024
	u8         reserved_at_10[0x10];
4025

4026
	u8         reserved_at_20[0x10];
4027 4028
	u8         op_mod[0x10];

4029
	u8         reserved_at_40[0x40];
4030 4031 4032 4033
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4034
	u8         reserved_at_8[0x18];
4035 4036 4037

	u8         syndrome[0x20];

4038
	u8         reserved_at_40[0xa0];
4039

4040
	u8         reserved_at_e0[0x13];
4041 4042 4043 4044 4045
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4046
	u8         reserved_at_140[0xc0];
4047 4048 4049 4050
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4051
	u8         reserved_at_10[0x10];
4052

4053
	u8         reserved_at_20[0x10];
4054 4055
	u8         op_mod[0x10];

4056
	u8         reserved_at_40[0x60];
4057

4058
	u8         reserved_at_a0[0x8];
4059 4060
	u8         table_index[0x18];

4061
	u8         reserved_at_c0[0x140];
4062 4063 4064 4065
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4066
	u8         reserved_at_8[0x18];
4067 4068 4069

	u8         syndrome[0x20];

4070
	u8         reserved_at_40[0x10];
4071 4072
	u8         current_issi[0x10];

4073
	u8         reserved_at_60[0xa0];
4074

4075
	u8         reserved_at_100[76][0x8];
4076 4077 4078 4079 4080
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4081
	u8         reserved_at_10[0x10];
4082

4083
	u8         reserved_at_20[0x10];
4084 4085
	u8         op_mod[0x10];

4086
	u8         reserved_at_40[0x40];
4087 4088
};

4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4108 4109
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4110
	u8         reserved_at_8[0x18];
4111 4112 4113

	u8         syndrome[0x20];

4114
	u8         reserved_at_40[0x40];
4115 4116 4117 4118 4119 4120

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4121
	u8         reserved_at_10[0x10];
4122

4123
	u8         reserved_at_20[0x10];
4124 4125 4126
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4127
	u8         reserved_at_41[0xb];
4128
	u8         port_num[0x4];
4129 4130
	u8         vport_number[0x10];

4131
	u8         reserved_at_60[0x10];
4132 4133 4134
	u8         pkey_index[0x10];
};

4135 4136 4137 4138 4139 4140
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4141 4142
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4143
	u8         reserved_at_8[0x18];
4144 4145 4146

	u8         syndrome[0x20];

4147
	u8         reserved_at_40[0x20];
4148 4149

	u8         gids_num[0x10];
4150
	u8         reserved_at_70[0x10];
4151 4152 4153 4154 4155 4156

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4157
	u8         reserved_at_10[0x10];
4158

4159
	u8         reserved_at_20[0x10];
4160 4161 4162
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4163
	u8         reserved_at_41[0xb];
4164
	u8         port_num[0x4];
4165 4166
	u8         vport_number[0x10];

4167
	u8         reserved_at_60[0x10];
4168 4169 4170 4171 4172
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4173
	u8         reserved_at_8[0x18];
4174 4175 4176

	u8         syndrome[0x20];

4177
	u8         reserved_at_40[0x40];
4178 4179 4180 4181 4182 4183

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4184
	u8         reserved_at_10[0x10];
4185

4186
	u8         reserved_at_20[0x10];
4187 4188 4189
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4190
	u8         reserved_at_41[0xb];
4191
	u8         port_num[0x4];
4192 4193
	u8         vport_number[0x10];

4194
	u8         reserved_at_60[0x20];
4195 4196 4197 4198
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4199
	u8         reserved_at_8[0x18];
4200 4201 4202

	u8         syndrome[0x20];

4203
	u8         reserved_at_40[0x40];
4204 4205 4206 4207 4208 4209

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4210
	u8         reserved_at_10[0x10];
4211

4212
	u8         reserved_at_20[0x10];
4213 4214
	u8         op_mod[0x10];

4215
	u8         reserved_at_40[0x40];
4216 4217 4218 4219
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4220
	u8         reserved_at_8[0x18];
4221 4222 4223

	u8         syndrome[0x20];

4224
	u8         reserved_at_40[0x80];
4225

4226
	u8         reserved_at_c0[0x8];
4227
	u8         level[0x8];
4228
	u8         reserved_at_d0[0x8];
4229 4230
	u8         log_size[0x8];

4231
	u8         reserved_at_e0[0x120];
4232 4233 4234 4235
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4236
	u8         reserved_at_10[0x10];
4237

4238
	u8         reserved_at_20[0x10];
4239 4240
	u8         op_mod[0x10];

4241
	u8         reserved_at_40[0x40];
4242 4243

	u8         table_type[0x8];
4244
	u8         reserved_at_88[0x18];
4245

4246
	u8         reserved_at_a0[0x8];
4247 4248
	u8         table_id[0x18];

4249
	u8         reserved_at_c0[0x140];
4250 4251 4252 4253
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4254
	u8         reserved_at_8[0x18];
4255 4256 4257

	u8         syndrome[0x20];

4258
	u8         reserved_at_40[0x1c0];
4259 4260 4261 4262 4263 4264

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4265
	u8         reserved_at_10[0x10];
4266

4267
	u8         reserved_at_20[0x10];
4268 4269
	u8         op_mod[0x10];

4270
	u8         reserved_at_40[0x40];
4271 4272

	u8         table_type[0x8];
4273
	u8         reserved_at_88[0x18];
4274

4275
	u8         reserved_at_a0[0x8];
4276 4277
	u8         table_id[0x18];

4278
	u8         reserved_at_c0[0x40];
4279 4280 4281

	u8         flow_index[0x20];

4282
	u8         reserved_at_120[0xe0];
4283 4284 4285 4286 4287 4288 4289 4290 4291 4292
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4293
	u8         reserved_at_8[0x18];
4294 4295 4296

	u8         syndrome[0x20];

4297
	u8         reserved_at_40[0xa0];
4298 4299 4300

	u8         start_flow_index[0x20];

4301
	u8         reserved_at_100[0x20];
4302 4303 4304

	u8         end_flow_index[0x20];

4305
	u8         reserved_at_140[0xa0];
4306

4307
	u8         reserved_at_1e0[0x18];
4308 4309 4310 4311
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4312
	u8         reserved_at_1200[0xe00];
4313 4314 4315 4316
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4317
	u8         reserved_at_10[0x10];
4318

4319
	u8         reserved_at_20[0x10];
4320 4321
	u8         op_mod[0x10];

4322
	u8         reserved_at_40[0x40];
4323 4324

	u8         table_type[0x8];
4325
	u8         reserved_at_88[0x18];
4326

4327
	u8         reserved_at_a0[0x8];
4328 4329 4330 4331
	u8         table_id[0x18];

	u8         group_id[0x20];

4332
	u8         reserved_at_e0[0x120];
4333 4334
};

4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

4363 4364
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4365
	u8         reserved_at_8[0x18];
4366 4367 4368

	u8         syndrome[0x20];

4369
	u8         reserved_at_40[0x40];
4370 4371 4372 4373 4374 4375

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4376
	u8         reserved_at_10[0x10];
4377

4378
	u8         reserved_at_20[0x10];
4379 4380 4381
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4382
	u8         reserved_at_41[0xf];
4383 4384
	u8         vport_number[0x10];

4385
	u8         reserved_at_60[0x20];
4386 4387 4388 4389
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4390
	u8         reserved_at_8[0x18];
4391 4392 4393

	u8         syndrome[0x20];

4394
	u8         reserved_at_40[0x40];
4395 4396 4397
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4398
	u8         reserved_at_0[0x1c];
4399 4400 4401 4402 4403 4404 4405 4406
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4407
	u8         reserved_at_10[0x10];
4408

4409
	u8         reserved_at_20[0x10];
4410 4411 4412
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4413
	u8         reserved_at_41[0xf];
4414 4415 4416 4417 4418 4419 4420
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4421 4422
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4423
	u8         reserved_at_8[0x18];
4424 4425 4426

	u8         syndrome[0x20];

4427
	u8         reserved_at_40[0x40];
4428 4429 4430

	struct mlx5_ifc_eqc_bits eq_context_entry;

4431
	u8         reserved_at_280[0x40];
4432 4433 4434

	u8         event_bitmask[0x40];

4435
	u8         reserved_at_300[0x580];
4436 4437 4438 4439 4440 4441

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4442
	u8         reserved_at_10[0x10];
4443

4444
	u8         reserved_at_20[0x10];
4445 4446
	u8         op_mod[0x10];

4447
	u8         reserved_at_40[0x18];
4448 4449
	u8         eq_number[0x8];

4450
	u8         reserved_at_60[0x20];
4451 4452
};

4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4532 4533
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4534
	u8         reserved_at_8[0x18];
4535 4536 4537

	u8         syndrome[0x20];

4538
	u8         reserved_at_40[0x40];
4539 4540 4541

	struct mlx5_ifc_dctc_bits dct_context_entry;

4542
	u8         reserved_at_280[0x180];
4543 4544 4545 4546
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4547
	u8         reserved_at_10[0x10];
4548

4549
	u8         reserved_at_20[0x10];
4550 4551
	u8         op_mod[0x10];

4552
	u8         reserved_at_40[0x8];
4553 4554
	u8         dctn[0x18];

4555
	u8         reserved_at_60[0x20];
4556 4557 4558 4559
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4560
	u8         reserved_at_8[0x18];
4561 4562 4563

	u8         syndrome[0x20];

4564
	u8         reserved_at_40[0x40];
4565 4566 4567

	struct mlx5_ifc_cqc_bits cq_context;

4568
	u8         reserved_at_280[0x600];
4569 4570 4571 4572 4573 4574

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4575
	u8         reserved_at_10[0x10];
4576

4577
	u8         reserved_at_20[0x10];
4578 4579
	u8         op_mod[0x10];

4580
	u8         reserved_at_40[0x8];
4581 4582
	u8         cqn[0x18];

4583
	u8         reserved_at_60[0x20];
4584 4585 4586 4587
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4588
	u8         reserved_at_8[0x18];
4589 4590 4591

	u8         syndrome[0x20];

4592
	u8         reserved_at_40[0x20];
4593 4594 4595

	u8         enable[0x1];
	u8         tag_enable[0x1];
4596
	u8         reserved_at_62[0x1e];
4597 4598 4599 4600
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4601
	u8         reserved_at_10[0x10];
4602

4603
	u8         reserved_at_20[0x10];
4604 4605
	u8         op_mod[0x10];

4606
	u8         reserved_at_40[0x18];
4607 4608 4609
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4610
	u8         reserved_at_60[0x20];
4611 4612 4613 4614
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4615
	u8         reserved_at_8[0x18];
4616 4617 4618

	u8         syndrome[0x20];

4619
	u8         reserved_at_40[0x40];
4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4633
	u8         reserved_at_140[0x100];
4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4649
	u8         reserved_at_320[0x560];
4650 4651 4652 4653
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4654
	u8         reserved_at_10[0x10];
4655

4656
	u8         reserved_at_20[0x10];
4657 4658 4659
	u8         op_mod[0x10];

	u8         clear[0x1];
4660
	u8         reserved_at_41[0x1f];
4661

4662
	u8         reserved_at_60[0x20];
4663 4664 4665 4666
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4667
	u8         reserved_at_8[0x18];
4668 4669 4670

	u8         syndrome[0x20];

4671
	u8         reserved_at_40[0x40];
4672 4673 4674 4675 4676 4677

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4678
	u8         reserved_at_10[0x10];
4679

4680
	u8         reserved_at_20[0x10];
4681 4682
	u8         op_mod[0x10];

4683
	u8         reserved_at_40[0x1c];
4684 4685
	u8         cong_protocol[0x4];

4686
	u8         reserved_at_60[0x20];
4687 4688 4689 4690
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4691
	u8         reserved_at_8[0x18];
4692 4693 4694

	u8         syndrome[0x20];

4695
	u8         reserved_at_40[0x40];
4696 4697 4698 4699 4700 4701

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4702
	u8         reserved_at_10[0x10];
4703

4704
	u8         reserved_at_20[0x10];
4705 4706
	u8         op_mod[0x10];

4707
	u8         reserved_at_40[0x40];
4708 4709 4710 4711
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4712
	u8         reserved_at_8[0x18];
4713 4714 4715

	u8         syndrome[0x20];

4716
	u8         reserved_at_40[0x40];
4717 4718 4719 4720
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4721
	u8         reserved_at_10[0x10];
4722

4723
	u8         reserved_at_20[0x10];
4724 4725
	u8         op_mod[0x10];

4726
	u8         reserved_at_40[0x8];
4727 4728
	u8         qpn[0x18];

4729
	u8         reserved_at_60[0x20];
4730 4731 4732 4733
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4734
	u8         reserved_at_8[0x18];
4735 4736 4737

	u8         syndrome[0x20];

4738
	u8         reserved_at_40[0x40];
4739 4740 4741 4742
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4743
	u8         reserved_at_10[0x10];
4744

4745
	u8         reserved_at_20[0x10];
4746 4747
	u8         op_mod[0x10];

4748
	u8         reserved_at_40[0x8];
4749 4750
	u8         qpn[0x18];

4751
	u8         reserved_at_60[0x20];
4752 4753 4754 4755
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4756
	u8         reserved_at_8[0x18];
4757 4758 4759

	u8         syndrome[0x20];

4760
	u8         reserved_at_40[0x40];
4761 4762 4763 4764
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4765
	u8         reserved_at_10[0x10];
4766

4767
	u8         reserved_at_20[0x10];
4768 4769 4770
	u8         op_mod[0x10];

	u8         error[0x1];
4771
	u8         reserved_at_41[0x4];
4772 4773
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
4774

4775 4776
	u8         reserved_at_60[0x8];
	u8         token[0x18];
4777 4778 4779 4780
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4781
	u8         reserved_at_8[0x18];
4782 4783 4784

	u8         syndrome[0x20];

4785
	u8         reserved_at_40[0x40];
4786 4787 4788 4789
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4790
	u8         reserved_at_10[0x10];
4791

4792
	u8         reserved_at_20[0x10];
4793 4794
	u8         op_mod[0x10];

4795
	u8         reserved_at_40[0x40];
4796 4797 4798 4799
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4800
	u8         reserved_at_8[0x18];
4801 4802 4803

	u8         syndrome[0x20];

4804
	u8         reserved_at_40[0x40];
4805 4806 4807 4808
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4809
	u8         reserved_at_10[0x10];
4810

4811
	u8         reserved_at_20[0x10];
4812 4813 4814
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4815
	u8         reserved_at_41[0xf];
4816 4817
	u8         vport_number[0x10];

4818
	u8         reserved_at_60[0x18];
4819
	u8         admin_state[0x4];
4820
	u8         reserved_at_7c[0x4];
4821 4822 4823 4824
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4825
	u8         reserved_at_8[0x18];
4826 4827 4828

	u8         syndrome[0x20];

4829
	u8         reserved_at_40[0x40];
4830 4831
};

4832
struct mlx5_ifc_modify_tis_bitmask_bits {
4833
	u8         reserved_at_0[0x20];
4834

4835 4836 4837
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
4838 4839 4840
	u8         prio[0x1];
};

4841 4842
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4843
	u8         reserved_at_10[0x10];
4844

4845
	u8         reserved_at_20[0x10];
4846 4847
	u8         op_mod[0x10];

4848
	u8         reserved_at_40[0x8];
4849 4850
	u8         tisn[0x18];

4851
	u8         reserved_at_60[0x20];
4852

4853
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4854

4855
	u8         reserved_at_c0[0x40];
4856 4857 4858 4859

	struct mlx5_ifc_tisc_bits ctx;
};

4860
struct mlx5_ifc_modify_tir_bitmask_bits {
4861
	u8	   reserved_at_0[0x20];
4862

4863
	u8         reserved_at_20[0x1b];
4864
	u8         self_lb_en[0x1];
4865 4866 4867
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4868 4869 4870
	u8         lro[0x1];
};

4871 4872
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4873
	u8         reserved_at_8[0x18];
4874 4875 4876

	u8         syndrome[0x20];

4877
	u8         reserved_at_40[0x40];
4878 4879 4880 4881
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4882
	u8         reserved_at_10[0x10];
4883

4884
	u8         reserved_at_20[0x10];
4885 4886
	u8         op_mod[0x10];

4887
	u8         reserved_at_40[0x8];
4888 4889
	u8         tirn[0x18];

4890
	u8         reserved_at_60[0x20];
4891

4892
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4893

4894
	u8         reserved_at_c0[0x40];
4895 4896 4897 4898 4899 4900

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4901
	u8         reserved_at_8[0x18];
4902 4903 4904

	u8         syndrome[0x20];

4905
	u8         reserved_at_40[0x40];
4906 4907 4908 4909
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4910
	u8         reserved_at_10[0x10];
4911

4912
	u8         reserved_at_20[0x10];
4913 4914 4915
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4916
	u8         reserved_at_44[0x4];
4917 4918
	u8         sqn[0x18];

4919
	u8         reserved_at_60[0x20];
4920 4921 4922

	u8         modify_bitmask[0x40];

4923
	u8         reserved_at_c0[0x40];
4924 4925 4926 4927

	struct mlx5_ifc_sqc_bits ctx;
};

4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

4965 4966
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4967
	u8         reserved_at_8[0x18];
4968 4969 4970

	u8         syndrome[0x20];

4971
	u8         reserved_at_40[0x40];
4972 4973
};

4974
struct mlx5_ifc_rqt_bitmask_bits {
4975
	u8	   reserved_at_0[0x20];
4976

4977
	u8         reserved_at_20[0x1f];
4978 4979 4980
	u8         rqn_list[0x1];
};

4981 4982
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4983
	u8         reserved_at_10[0x10];
4984

4985
	u8         reserved_at_20[0x10];
4986 4987
	u8         op_mod[0x10];

4988
	u8         reserved_at_40[0x8];
4989 4990
	u8         rqtn[0x18];

4991
	u8         reserved_at_60[0x20];
4992

4993
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4994

4995
	u8         reserved_at_c0[0x40];
4996 4997 4998 4999 5000 5001

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5002
	u8         reserved_at_8[0x18];
5003 5004 5005

	u8         syndrome[0x20];

5006
	u8         reserved_at_40[0x40];
5007 5008
};

5009 5010 5011 5012 5013
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID = 1ULL << 3,
};

5014 5015
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5016
	u8         reserved_at_10[0x10];
5017

5018
	u8         reserved_at_20[0x10];
5019 5020 5021
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5022
	u8         reserved_at_44[0x4];
5023 5024
	u8         rqn[0x18];

5025
	u8         reserved_at_60[0x20];
5026 5027 5028

	u8         modify_bitmask[0x40];

5029
	u8         reserved_at_c0[0x40];
5030 5031 5032 5033 5034 5035

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5036
	u8         reserved_at_8[0x18];
5037 5038 5039

	u8         syndrome[0x20];

5040
	u8         reserved_at_40[0x40];
5041 5042
};

5043
struct mlx5_ifc_rmp_bitmask_bits {
5044
	u8	   reserved_at_0[0x20];
5045

5046
	u8         reserved_at_20[0x1f];
5047 5048 5049
	u8         lwm[0x1];
};

5050 5051
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5052
	u8         reserved_at_10[0x10];
5053

5054
	u8         reserved_at_20[0x10];
5055 5056 5057
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5058
	u8         reserved_at_44[0x4];
5059 5060
	u8         rmpn[0x18];

5061
	u8         reserved_at_60[0x20];
5062

5063
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5064

5065
	u8         reserved_at_c0[0x40];
5066 5067 5068 5069 5070 5071

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5072
	u8         reserved_at_8[0x18];
5073 5074 5075

	u8         syndrome[0x20];

5076
	u8         reserved_at_40[0x40];
5077 5078 5079
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5080 5081 5082
	u8         reserved_at_0[0x16];
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5083
	u8         min_inline[0x1];
5084 5085 5086
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5087 5088 5089
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5090
	u8         reserved_at_1f[0x1];
5091 5092 5093 5094
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5095
	u8         reserved_at_10[0x10];
5096

5097
	u8         reserved_at_20[0x10];
5098 5099 5100
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5101
	u8         reserved_at_41[0xf];
5102 5103 5104 5105
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5106
	u8         reserved_at_80[0x780];
5107 5108 5109 5110 5111 5112

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5113
	u8         reserved_at_8[0x18];
5114 5115 5116

	u8         syndrome[0x20];

5117
	u8         reserved_at_40[0x40];
5118 5119 5120 5121
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5122
	u8         reserved_at_10[0x10];
5123

5124
	u8         reserved_at_20[0x10];
5125 5126 5127
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5128
	u8         reserved_at_41[0xb];
5129
	u8         port_num[0x4];
5130 5131
	u8         vport_number[0x10];

5132
	u8         reserved_at_60[0x20];
5133 5134 5135 5136 5137 5138

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5139
	u8         reserved_at_8[0x18];
5140 5141 5142

	u8         syndrome[0x20];

5143
	u8         reserved_at_40[0x40];
5144 5145 5146 5147 5148 5149 5150 5151 5152
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5153
	u8         reserved_at_10[0x10];
5154

5155
	u8         reserved_at_20[0x10];
5156 5157
	u8         op_mod[0x10];

5158
	u8         reserved_at_40[0x8];
5159 5160 5161 5162 5163 5164
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5165
	u8         reserved_at_280[0x600];
5166 5167 5168 5169 5170 5171

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5172
	u8         reserved_at_8[0x18];
5173 5174 5175

	u8         syndrome[0x20];

5176
	u8         reserved_at_40[0x40];
5177 5178 5179 5180
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5181
	u8         reserved_at_10[0x10];
5182

5183
	u8         reserved_at_20[0x10];
5184 5185
	u8         op_mod[0x10];

5186
	u8         reserved_at_40[0x18];
5187 5188 5189 5190 5191
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5192
	u8         reserved_at_62[0x1e];
5193 5194 5195 5196
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5197
	u8         reserved_at_8[0x18];
5198 5199 5200

	u8         syndrome[0x20];

5201
	u8         reserved_at_40[0x40];
5202 5203 5204 5205
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5206
	u8         reserved_at_10[0x10];
5207

5208
	u8         reserved_at_20[0x10];
5209 5210
	u8         op_mod[0x10];

5211
	u8         reserved_at_40[0x1c];
5212 5213 5214 5215
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5216
	u8         reserved_at_80[0x80];
5217 5218 5219 5220 5221 5222

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5223
	u8         reserved_at_8[0x18];
5224 5225 5226 5227 5228

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5229
	u8         reserved_at_60[0x20];
5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5242
	u8         reserved_at_10[0x10];
5243

5244
	u8         reserved_at_20[0x10];
5245 5246
	u8         op_mod[0x10];

5247
	u8         reserved_at_40[0x10];
5248 5249 5250 5251 5252 5253 5254 5255 5256
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5257
	u8         reserved_at_8[0x18];
5258 5259 5260

	u8         syndrome[0x20];

5261
	u8         reserved_at_40[0x40];
5262 5263 5264 5265 5266 5267

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5268
	u8         reserved_at_10[0x10];
5269

5270
	u8         reserved_at_20[0x10];
5271 5272 5273
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5274
	u8         reserved_at_50[0x8];
5275 5276
	u8         port[0x8];

5277
	u8         reserved_at_60[0x20];
5278 5279 5280 5281 5282 5283

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5284
	u8         reserved_at_8[0x18];
5285 5286 5287

	u8         syndrome[0x20];

5288
	u8         reserved_at_40[0x40];
5289 5290 5291 5292
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5293
	u8         reserved_at_10[0x10];
5294

5295
	u8         reserved_at_20[0x10];
5296 5297
	u8         op_mod[0x10];

5298
	u8         reserved_at_40[0x40];
5299 5300 5301 5302
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5303
	u8         reserved_at_8[0x18];
5304 5305 5306

	u8         syndrome[0x20];

5307
	u8         reserved_at_40[0x40];
5308 5309 5310 5311
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5312
	u8         reserved_at_10[0x10];
5313

5314
	u8         reserved_at_20[0x10];
5315 5316
	u8         op_mod[0x10];

5317
	u8         reserved_at_40[0x8];
5318 5319
	u8         qpn[0x18];

5320
	u8         reserved_at_60[0x20];
5321 5322 5323

	u8         opt_param_mask[0x20];

5324
	u8         reserved_at_a0[0x20];
5325 5326 5327

	struct mlx5_ifc_qpc_bits qpc;

5328
	u8         reserved_at_800[0x80];
5329 5330 5331 5332
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5333
	u8         reserved_at_8[0x18];
5334 5335 5336

	u8         syndrome[0x20];

5337
	u8         reserved_at_40[0x40];
5338 5339 5340 5341
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5342
	u8         reserved_at_10[0x10];
5343

5344
	u8         reserved_at_20[0x10];
5345 5346
	u8         op_mod[0x10];

5347
	u8         reserved_at_40[0x8];
5348 5349
	u8         qpn[0x18];

5350
	u8         reserved_at_60[0x20];
5351 5352 5353

	u8         opt_param_mask[0x20];

5354
	u8         reserved_at_a0[0x20];
5355 5356 5357

	struct mlx5_ifc_qpc_bits qpc;

5358
	u8         reserved_at_800[0x80];
5359 5360 5361 5362
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5363
	u8         reserved_at_8[0x18];
5364 5365 5366

	u8         syndrome[0x20];

5367
	u8         reserved_at_40[0x40];
5368 5369 5370 5371 5372 5373 5374 5375

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5376
	u8         reserved_at_10[0x10];
5377

5378
	u8         reserved_at_20[0x10];
5379 5380
	u8         op_mod[0x10];

5381
	u8         reserved_at_40[0x40];
5382 5383 5384 5385
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5386
	u8         reserved_at_10[0x10];
5387

5388
	u8         reserved_at_20[0x10];
5389 5390
	u8         op_mod[0x10];

5391
	u8         reserved_at_40[0x18];
5392 5393
	u8         eq_number[0x8];

5394
	u8         reserved_at_60[0x20];
5395 5396 5397 5398 5399 5400

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5401
	u8         reserved_at_8[0x18];
5402 5403 5404

	u8         syndrome[0x20];

5405
	u8         reserved_at_40[0x40];
5406 5407 5408 5409
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5410
	u8         reserved_at_8[0x18];
5411 5412 5413

	u8         syndrome[0x20];

5414
	u8         reserved_at_40[0x20];
5415 5416 5417 5418
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5419
	u8         reserved_at_10[0x10];
5420

5421
	u8         reserved_at_20[0x10];
5422 5423
	u8         op_mod[0x10];

5424
	u8         reserved_at_40[0x10];
5425 5426
	u8         function_id[0x10];

5427
	u8         reserved_at_60[0x20];
5428 5429 5430 5431
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5432
	u8         reserved_at_8[0x18];
5433 5434 5435

	u8         syndrome[0x20];

5436
	u8         reserved_at_40[0x40];
5437 5438 5439 5440
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5441
	u8         reserved_at_10[0x10];
5442

5443
	u8         reserved_at_20[0x10];
5444 5445
	u8         op_mod[0x10];

5446
	u8         reserved_at_40[0x8];
5447 5448
	u8         dctn[0x18];

5449
	u8         reserved_at_60[0x20];
5450 5451 5452 5453
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5454
	u8         reserved_at_8[0x18];
5455 5456 5457

	u8         syndrome[0x20];

5458
	u8         reserved_at_40[0x20];
5459 5460 5461 5462
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5463
	u8         reserved_at_10[0x10];
5464

5465
	u8         reserved_at_20[0x10];
5466 5467
	u8         op_mod[0x10];

5468
	u8         reserved_at_40[0x10];
5469 5470
	u8         function_id[0x10];

5471
	u8         reserved_at_60[0x20];
5472 5473 5474 5475
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5476
	u8         reserved_at_8[0x18];
5477 5478 5479

	u8         syndrome[0x20];

5480
	u8         reserved_at_40[0x40];
5481 5482 5483 5484
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5485
	u8         reserved_at_10[0x10];
5486

5487
	u8         reserved_at_20[0x10];
5488 5489
	u8         op_mod[0x10];

5490
	u8         reserved_at_40[0x8];
5491 5492
	u8         qpn[0x18];

5493
	u8         reserved_at_60[0x20];
5494 5495 5496 5497

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5520 5521
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5522
	u8         reserved_at_8[0x18];
5523 5524 5525

	u8         syndrome[0x20];

5526
	u8         reserved_at_40[0x40];
5527 5528 5529 5530
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5531
	u8         reserved_at_10[0x10];
5532

5533
	u8         reserved_at_20[0x10];
5534 5535
	u8         op_mod[0x10];

5536
	u8         reserved_at_40[0x8];
5537 5538
	u8         xrc_srqn[0x18];

5539
	u8         reserved_at_60[0x20];
5540 5541 5542 5543
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5544
	u8         reserved_at_8[0x18];
5545 5546 5547

	u8         syndrome[0x20];

5548
	u8         reserved_at_40[0x40];
5549 5550 5551 5552
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5553
	u8         reserved_at_10[0x10];
5554

5555
	u8         reserved_at_20[0x10];
5556 5557
	u8         op_mod[0x10];

5558
	u8         reserved_at_40[0x8];
5559 5560
	u8         tisn[0x18];

5561
	u8         reserved_at_60[0x20];
5562 5563 5564 5565
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5566
	u8         reserved_at_8[0x18];
5567 5568 5569

	u8         syndrome[0x20];

5570
	u8         reserved_at_40[0x40];
5571 5572 5573 5574
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5575
	u8         reserved_at_10[0x10];
5576

5577
	u8         reserved_at_20[0x10];
5578 5579
	u8         op_mod[0x10];

5580
	u8         reserved_at_40[0x8];
5581 5582
	u8         tirn[0x18];

5583
	u8         reserved_at_60[0x20];
5584 5585 5586 5587
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5588
	u8         reserved_at_8[0x18];
5589 5590 5591

	u8         syndrome[0x20];

5592
	u8         reserved_at_40[0x40];
5593 5594 5595 5596
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5597
	u8         reserved_at_10[0x10];
5598

5599
	u8         reserved_at_20[0x10];
5600 5601
	u8         op_mod[0x10];

5602
	u8         reserved_at_40[0x8];
5603 5604
	u8         srqn[0x18];

5605
	u8         reserved_at_60[0x20];
5606 5607 5608 5609
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5610
	u8         reserved_at_8[0x18];
5611 5612 5613

	u8         syndrome[0x20];

5614
	u8         reserved_at_40[0x40];
5615 5616 5617 5618
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5619
	u8         reserved_at_10[0x10];
5620

5621
	u8         reserved_at_20[0x10];
5622 5623
	u8         op_mod[0x10];

5624
	u8         reserved_at_40[0x8];
5625 5626
	u8         sqn[0x18];

5627
	u8         reserved_at_60[0x20];
5628 5629
};

5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

5654 5655
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5656
	u8         reserved_at_8[0x18];
5657 5658 5659

	u8         syndrome[0x20];

5660
	u8         reserved_at_40[0x40];
5661 5662 5663 5664
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5665
	u8         reserved_at_10[0x10];
5666

5667
	u8         reserved_at_20[0x10];
5668 5669
	u8         op_mod[0x10];

5670
	u8         reserved_at_40[0x8];
5671 5672
	u8         rqtn[0x18];

5673
	u8         reserved_at_60[0x20];
5674 5675 5676 5677
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5678
	u8         reserved_at_8[0x18];
5679 5680 5681

	u8         syndrome[0x20];

5682
	u8         reserved_at_40[0x40];
5683 5684 5685 5686
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5687
	u8         reserved_at_10[0x10];
5688

5689
	u8         reserved_at_20[0x10];
5690 5691
	u8         op_mod[0x10];

5692
	u8         reserved_at_40[0x8];
5693 5694
	u8         rqn[0x18];

5695
	u8         reserved_at_60[0x20];
5696 5697 5698 5699
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5700
	u8         reserved_at_8[0x18];
5701 5702 5703

	u8         syndrome[0x20];

5704
	u8         reserved_at_40[0x40];
5705 5706 5707 5708
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5709
	u8         reserved_at_10[0x10];
5710

5711
	u8         reserved_at_20[0x10];
5712 5713
	u8         op_mod[0x10];

5714
	u8         reserved_at_40[0x8];
5715 5716
	u8         rmpn[0x18];

5717
	u8         reserved_at_60[0x20];
5718 5719 5720 5721
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5722
	u8         reserved_at_8[0x18];
5723 5724 5725

	u8         syndrome[0x20];

5726
	u8         reserved_at_40[0x40];
5727 5728 5729 5730
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5731
	u8         reserved_at_10[0x10];
5732

5733
	u8         reserved_at_20[0x10];
5734 5735
	u8         op_mod[0x10];

5736
	u8         reserved_at_40[0x8];
5737 5738
	u8         qpn[0x18];

5739
	u8         reserved_at_60[0x20];
5740 5741 5742 5743
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5744
	u8         reserved_at_8[0x18];
5745 5746 5747

	u8         syndrome[0x20];

5748
	u8         reserved_at_40[0x40];
5749 5750 5751 5752
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5753
	u8         reserved_at_10[0x10];
5754

5755
	u8         reserved_at_20[0x10];
5756 5757
	u8         op_mod[0x10];

5758
	u8         reserved_at_40[0x8];
5759 5760
	u8         psvn[0x18];

5761
	u8         reserved_at_60[0x20];
5762 5763 5764 5765
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5766
	u8         reserved_at_8[0x18];
5767 5768 5769

	u8         syndrome[0x20];

5770
	u8         reserved_at_40[0x40];
5771 5772 5773 5774
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5775
	u8         reserved_at_10[0x10];
5776

5777
	u8         reserved_at_20[0x10];
5778 5779
	u8         op_mod[0x10];

5780
	u8         reserved_at_40[0x8];
5781 5782
	u8         mkey_index[0x18];

5783
	u8         reserved_at_60[0x20];
5784 5785 5786 5787
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5788
	u8         reserved_at_8[0x18];
5789 5790 5791

	u8         syndrome[0x20];

5792
	u8         reserved_at_40[0x40];
5793 5794 5795 5796
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5797
	u8         reserved_at_10[0x10];
5798

5799
	u8         reserved_at_20[0x10];
5800 5801
	u8         op_mod[0x10];

5802 5803 5804 5805 5806
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5807 5808

	u8         table_type[0x8];
5809
	u8         reserved_at_88[0x18];
5810

5811
	u8         reserved_at_a0[0x8];
5812 5813
	u8         table_id[0x18];

5814
	u8         reserved_at_c0[0x140];
5815 5816 5817 5818
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5819
	u8         reserved_at_8[0x18];
5820 5821 5822

	u8         syndrome[0x20];

5823
	u8         reserved_at_40[0x40];
5824 5825 5826 5827
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5828
	u8         reserved_at_10[0x10];
5829

5830
	u8         reserved_at_20[0x10];
5831 5832
	u8         op_mod[0x10];

5833 5834 5835 5836 5837
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5838 5839

	u8         table_type[0x8];
5840
	u8         reserved_at_88[0x18];
5841

5842
	u8         reserved_at_a0[0x8];
5843 5844 5845 5846
	u8         table_id[0x18];

	u8         group_id[0x20];

5847
	u8         reserved_at_e0[0x120];
5848 5849 5850 5851
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5852
	u8         reserved_at_8[0x18];
5853 5854 5855

	u8         syndrome[0x20];

5856
	u8         reserved_at_40[0x40];
5857 5858 5859 5860
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5861
	u8         reserved_at_10[0x10];
5862

5863
	u8         reserved_at_20[0x10];
5864 5865
	u8         op_mod[0x10];

5866
	u8         reserved_at_40[0x18];
5867 5868
	u8         eq_number[0x8];

5869
	u8         reserved_at_60[0x20];
5870 5871 5872 5873
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5874
	u8         reserved_at_8[0x18];
5875 5876 5877

	u8         syndrome[0x20];

5878
	u8         reserved_at_40[0x40];
5879 5880 5881 5882
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5883
	u8         reserved_at_10[0x10];
5884

5885
	u8         reserved_at_20[0x10];
5886 5887
	u8         op_mod[0x10];

5888
	u8         reserved_at_40[0x8];
5889 5890
	u8         dctn[0x18];

5891
	u8         reserved_at_60[0x20];
5892 5893 5894 5895
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5896
	u8         reserved_at_8[0x18];
5897 5898 5899

	u8         syndrome[0x20];

5900
	u8         reserved_at_40[0x40];
5901 5902 5903 5904
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5905
	u8         reserved_at_10[0x10];
5906

5907
	u8         reserved_at_20[0x10];
5908 5909
	u8         op_mod[0x10];

5910
	u8         reserved_at_40[0x8];
5911 5912
	u8         cqn[0x18];

5913
	u8         reserved_at_60[0x20];
5914 5915 5916 5917
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5918
	u8         reserved_at_8[0x18];
5919 5920 5921

	u8         syndrome[0x20];

5922
	u8         reserved_at_40[0x40];
5923 5924 5925 5926
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5927
	u8         reserved_at_10[0x10];
5928

5929
	u8         reserved_at_20[0x10];
5930 5931
	u8         op_mod[0x10];

5932
	u8         reserved_at_40[0x20];
5933

5934
	u8         reserved_at_60[0x10];
5935 5936 5937 5938 5939
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5940
	u8         reserved_at_8[0x18];
5941 5942 5943

	u8         syndrome[0x20];

5944
	u8         reserved_at_40[0x40];
5945 5946 5947 5948
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5949
	u8         reserved_at_10[0x10];
5950

5951
	u8         reserved_at_20[0x10];
5952 5953
	u8         op_mod[0x10];

5954
	u8         reserved_at_40[0x60];
5955

5956
	u8         reserved_at_a0[0x8];
5957 5958
	u8         table_index[0x18];

5959
	u8         reserved_at_c0[0x140];
5960 5961 5962 5963
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5964
	u8         reserved_at_8[0x18];
5965 5966 5967

	u8         syndrome[0x20];

5968
	u8         reserved_at_40[0x40];
5969 5970 5971 5972
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5973
	u8         reserved_at_10[0x10];
5974

5975
	u8         reserved_at_20[0x10];
5976 5977
	u8         op_mod[0x10];

5978 5979 5980 5981 5982
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5983 5984

	u8         table_type[0x8];
5985
	u8         reserved_at_88[0x18];
5986

5987
	u8         reserved_at_a0[0x8];
5988 5989
	u8         table_id[0x18];

5990
	u8         reserved_at_c0[0x40];
5991 5992 5993

	u8         flow_index[0x20];

5994
	u8         reserved_at_120[0xe0];
5995 5996 5997 5998
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
5999
	u8         reserved_at_8[0x18];
6000 6001 6002

	u8         syndrome[0x20];

6003
	u8         reserved_at_40[0x40];
6004 6005 6006 6007
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6008
	u8         reserved_at_10[0x10];
6009

6010
	u8         reserved_at_20[0x10];
6011 6012
	u8         op_mod[0x10];

6013
	u8         reserved_at_40[0x8];
6014 6015
	u8         xrcd[0x18];

6016
	u8         reserved_at_60[0x20];
6017 6018 6019 6020
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6021
	u8         reserved_at_8[0x18];
6022 6023 6024

	u8         syndrome[0x20];

6025
	u8         reserved_at_40[0x40];
6026 6027 6028 6029
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6030
	u8         reserved_at_10[0x10];
6031

6032
	u8         reserved_at_20[0x10];
6033 6034
	u8         op_mod[0x10];

6035
	u8         reserved_at_40[0x8];
6036 6037
	u8         uar[0x18];

6038
	u8         reserved_at_60[0x20];
6039 6040 6041 6042
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6043
	u8         reserved_at_8[0x18];
6044 6045 6046

	u8         syndrome[0x20];

6047
	u8         reserved_at_40[0x40];
6048 6049 6050 6051
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6052
	u8         reserved_at_10[0x10];
6053

6054
	u8         reserved_at_20[0x10];
6055 6056
	u8         op_mod[0x10];

6057
	u8         reserved_at_40[0x8];
6058 6059
	u8         transport_domain[0x18];

6060
	u8         reserved_at_60[0x20];
6061 6062 6063 6064
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6065
	u8         reserved_at_8[0x18];
6066 6067 6068

	u8         syndrome[0x20];

6069
	u8         reserved_at_40[0x40];
6070 6071 6072 6073
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6074
	u8         reserved_at_10[0x10];
6075

6076
	u8         reserved_at_20[0x10];
6077 6078
	u8         op_mod[0x10];

6079
	u8         reserved_at_40[0x18];
6080 6081
	u8         counter_set_id[0x8];

6082
	u8         reserved_at_60[0x20];
6083 6084 6085 6086
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6087
	u8         reserved_at_8[0x18];
6088 6089 6090

	u8         syndrome[0x20];

6091
	u8         reserved_at_40[0x40];
6092 6093 6094 6095
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6096
	u8         reserved_at_10[0x10];
6097

6098
	u8         reserved_at_20[0x10];
6099 6100
	u8         op_mod[0x10];

6101
	u8         reserved_at_40[0x8];
6102 6103
	u8         pd[0x18];

6104
	u8         reserved_at_60[0x20];
6105 6106
};

6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6153 6154
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6155
	u8         reserved_at_8[0x18];
6156 6157 6158

	u8         syndrome[0x20];

6159
	u8         reserved_at_40[0x8];
6160 6161
	u8         xrc_srqn[0x18];

6162
	u8         reserved_at_60[0x20];
6163 6164 6165 6166
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6167
	u8         reserved_at_10[0x10];
6168

6169
	u8         reserved_at_20[0x10];
6170 6171
	u8         op_mod[0x10];

6172
	u8         reserved_at_40[0x40];
6173 6174 6175

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6176
	u8         reserved_at_280[0x600];
6177 6178 6179 6180 6181 6182

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6183
	u8         reserved_at_8[0x18];
6184 6185 6186

	u8         syndrome[0x20];

6187
	u8         reserved_at_40[0x8];
6188 6189
	u8         tisn[0x18];

6190
	u8         reserved_at_60[0x20];
6191 6192 6193 6194
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6195
	u8         reserved_at_10[0x10];
6196

6197
	u8         reserved_at_20[0x10];
6198 6199
	u8         op_mod[0x10];

6200
	u8         reserved_at_40[0xc0];
6201 6202 6203 6204 6205 6206

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6207
	u8         reserved_at_8[0x18];
6208 6209 6210

	u8         syndrome[0x20];

6211
	u8         reserved_at_40[0x8];
6212 6213
	u8         tirn[0x18];

6214
	u8         reserved_at_60[0x20];
6215 6216 6217 6218
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6219
	u8         reserved_at_10[0x10];
6220

6221
	u8         reserved_at_20[0x10];
6222 6223
	u8         op_mod[0x10];

6224
	u8         reserved_at_40[0xc0];
6225 6226 6227 6228 6229 6230

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6231
	u8         reserved_at_8[0x18];
6232 6233 6234

	u8         syndrome[0x20];

6235
	u8         reserved_at_40[0x8];
6236 6237
	u8         srqn[0x18];

6238
	u8         reserved_at_60[0x20];
6239 6240 6241 6242
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6243
	u8         reserved_at_10[0x10];
6244

6245
	u8         reserved_at_20[0x10];
6246 6247
	u8         op_mod[0x10];

6248
	u8         reserved_at_40[0x40];
6249 6250 6251

	struct mlx5_ifc_srqc_bits srq_context_entry;

6252
	u8         reserved_at_280[0x600];
6253 6254 6255 6256 6257 6258

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6259
	u8         reserved_at_8[0x18];
6260 6261 6262

	u8         syndrome[0x20];

6263
	u8         reserved_at_40[0x8];
6264 6265
	u8         sqn[0x18];

6266
	u8         reserved_at_60[0x20];
6267 6268 6269 6270
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6271
	u8         reserved_at_10[0x10];
6272

6273
	u8         reserved_at_20[0x10];
6274 6275
	u8         op_mod[0x10];

6276
	u8         reserved_at_40[0xc0];
6277 6278 6279 6280

	struct mlx5_ifc_sqc_bits ctx;
};

6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6311 6312
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6313
	u8         reserved_at_8[0x18];
6314 6315 6316

	u8         syndrome[0x20];

6317
	u8         reserved_at_40[0x8];
6318 6319
	u8         rqtn[0x18];

6320
	u8         reserved_at_60[0x20];
6321 6322 6323 6324
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6325
	u8         reserved_at_10[0x10];
6326

6327
	u8         reserved_at_20[0x10];
6328 6329
	u8         op_mod[0x10];

6330
	u8         reserved_at_40[0xc0];
6331 6332 6333 6334 6335 6336

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6337
	u8         reserved_at_8[0x18];
6338 6339 6340

	u8         syndrome[0x20];

6341
	u8         reserved_at_40[0x8];
6342 6343
	u8         rqn[0x18];

6344
	u8         reserved_at_60[0x20];
6345 6346 6347 6348
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6349
	u8         reserved_at_10[0x10];
6350

6351
	u8         reserved_at_20[0x10];
6352 6353
	u8         op_mod[0x10];

6354
	u8         reserved_at_40[0xc0];
6355 6356 6357 6358 6359 6360

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6361
	u8         reserved_at_8[0x18];
6362 6363 6364

	u8         syndrome[0x20];

6365
	u8         reserved_at_40[0x8];
6366 6367
	u8         rmpn[0x18];

6368
	u8         reserved_at_60[0x20];
6369 6370 6371 6372
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6373
	u8         reserved_at_10[0x10];
6374

6375
	u8         reserved_at_20[0x10];
6376 6377
	u8         op_mod[0x10];

6378
	u8         reserved_at_40[0xc0];
6379 6380 6381 6382 6383 6384

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6385
	u8         reserved_at_8[0x18];
6386 6387 6388

	u8         syndrome[0x20];

6389
	u8         reserved_at_40[0x8];
6390 6391
	u8         qpn[0x18];

6392
	u8         reserved_at_60[0x20];
6393 6394 6395 6396
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6397
	u8         reserved_at_10[0x10];
6398

6399
	u8         reserved_at_20[0x10];
6400 6401
	u8         op_mod[0x10];

6402
	u8         reserved_at_40[0x40];
6403 6404 6405

	u8         opt_param_mask[0x20];

6406
	u8         reserved_at_a0[0x20];
6407 6408 6409

	struct mlx5_ifc_qpc_bits qpc;

6410
	u8         reserved_at_800[0x80];
6411 6412 6413 6414 6415 6416

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6417
	u8         reserved_at_8[0x18];
6418 6419 6420

	u8         syndrome[0x20];

6421
	u8         reserved_at_40[0x40];
6422

6423
	u8         reserved_at_80[0x8];
6424 6425
	u8         psv0_index[0x18];

6426
	u8         reserved_at_a0[0x8];
6427 6428
	u8         psv1_index[0x18];

6429
	u8         reserved_at_c0[0x8];
6430 6431
	u8         psv2_index[0x18];

6432
	u8         reserved_at_e0[0x8];
6433 6434 6435 6436 6437
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6438
	u8         reserved_at_10[0x10];
6439

6440
	u8         reserved_at_20[0x10];
6441 6442 6443
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6444
	u8         reserved_at_44[0x4];
6445 6446
	u8         pd[0x18];

6447
	u8         reserved_at_60[0x20];
6448 6449 6450 6451
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6452
	u8         reserved_at_8[0x18];
6453 6454 6455

	u8         syndrome[0x20];

6456
	u8         reserved_at_40[0x8];
6457 6458
	u8         mkey_index[0x18];

6459
	u8         reserved_at_60[0x20];
6460 6461 6462 6463
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6464
	u8         reserved_at_10[0x10];
6465

6466
	u8         reserved_at_20[0x10];
6467 6468
	u8         op_mod[0x10];

6469
	u8         reserved_at_40[0x20];
6470 6471

	u8         pg_access[0x1];
6472
	u8         reserved_at_61[0x1f];
6473 6474 6475

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6476
	u8         reserved_at_280[0x80];
6477 6478 6479

	u8         translations_octword_actual_size[0x20];

6480
	u8         reserved_at_320[0x560];
6481 6482 6483 6484 6485 6486

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6487
	u8         reserved_at_8[0x18];
6488 6489 6490

	u8         syndrome[0x20];

6491
	u8         reserved_at_40[0x8];
6492 6493
	u8         table_id[0x18];

6494
	u8         reserved_at_60[0x20];
6495 6496 6497 6498
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6499
	u8         reserved_at_10[0x10];
6500

6501
	u8         reserved_at_20[0x10];
6502 6503
	u8         op_mod[0x10];

6504 6505 6506 6507 6508
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6509 6510

	u8         table_type[0x8];
6511
	u8         reserved_at_88[0x18];
6512

6513
	u8         reserved_at_a0[0x20];
6514

6515 6516 6517
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_c2[0x2];
6518
	u8         table_miss_mode[0x4];
6519
	u8         level[0x8];
6520
	u8         reserved_at_d0[0x8];
6521 6522
	u8         log_size[0x8];

6523
	u8         reserved_at_e0[0x8];
6524 6525
	u8         table_miss_id[0x18];

6526 6527 6528 6529
	u8         reserved_at_100[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_120[0x80];
6530 6531 6532 6533
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6534
	u8         reserved_at_8[0x18];
6535 6536 6537

	u8         syndrome[0x20];

6538
	u8         reserved_at_40[0x8];
6539 6540
	u8         group_id[0x18];

6541
	u8         reserved_at_60[0x20];
6542 6543 6544 6545 6546 6547 6548 6549 6550 6551
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6552
	u8         reserved_at_10[0x10];
6553

6554
	u8         reserved_at_20[0x10];
6555 6556
	u8         op_mod[0x10];

6557 6558 6559 6560 6561
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6562 6563

	u8         table_type[0x8];
6564
	u8         reserved_at_88[0x18];
6565

6566
	u8         reserved_at_a0[0x8];
6567 6568
	u8         table_id[0x18];

6569
	u8         reserved_at_c0[0x20];
6570 6571 6572

	u8         start_flow_index[0x20];

6573
	u8         reserved_at_100[0x20];
6574 6575 6576

	u8         end_flow_index[0x20];

6577
	u8         reserved_at_140[0xa0];
6578

6579
	u8         reserved_at_1e0[0x18];
6580 6581 6582 6583
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6584
	u8         reserved_at_1200[0xe00];
6585 6586 6587 6588
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6589
	u8         reserved_at_8[0x18];
6590 6591 6592

	u8         syndrome[0x20];

6593
	u8         reserved_at_40[0x18];
6594 6595
	u8         eq_number[0x8];

6596
	u8         reserved_at_60[0x20];
6597 6598 6599 6600
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6601
	u8         reserved_at_10[0x10];
6602

6603
	u8         reserved_at_20[0x10];
6604 6605
	u8         op_mod[0x10];

6606
	u8         reserved_at_40[0x40];
6607 6608 6609

	struct mlx5_ifc_eqc_bits eq_context_entry;

6610
	u8         reserved_at_280[0x40];
6611 6612 6613

	u8         event_bitmask[0x40];

6614
	u8         reserved_at_300[0x580];
6615 6616 6617 6618 6619 6620

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6621
	u8         reserved_at_8[0x18];
6622 6623 6624

	u8         syndrome[0x20];

6625
	u8         reserved_at_40[0x8];
6626 6627
	u8         dctn[0x18];

6628
	u8         reserved_at_60[0x20];
6629 6630 6631 6632
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6633
	u8         reserved_at_10[0x10];
6634

6635
	u8         reserved_at_20[0x10];
6636 6637
	u8         op_mod[0x10];

6638
	u8         reserved_at_40[0x40];
6639 6640 6641

	struct mlx5_ifc_dctc_bits dct_context_entry;

6642
	u8         reserved_at_280[0x180];
6643 6644 6645 6646
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6647
	u8         reserved_at_8[0x18];
6648 6649 6650

	u8         syndrome[0x20];

6651
	u8         reserved_at_40[0x8];
6652 6653
	u8         cqn[0x18];

6654
	u8         reserved_at_60[0x20];
6655 6656 6657 6658
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6659
	u8         reserved_at_10[0x10];
6660

6661
	u8         reserved_at_20[0x10];
6662 6663
	u8         op_mod[0x10];

6664
	u8         reserved_at_40[0x40];
6665 6666 6667

	struct mlx5_ifc_cqc_bits cq_context;

6668
	u8         reserved_at_280[0x600];
6669 6670 6671 6672 6673 6674

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6675
	u8         reserved_at_8[0x18];
6676 6677 6678

	u8         syndrome[0x20];

6679
	u8         reserved_at_40[0x4];
6680 6681 6682
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6683
	u8         reserved_at_60[0x20];
6684 6685 6686 6687 6688 6689 6690 6691 6692
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6693
	u8         reserved_at_10[0x10];
6694

6695
	u8         reserved_at_20[0x10];
6696 6697
	u8         op_mod[0x10];

6698
	u8         reserved_at_40[0x4];
6699 6700 6701
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6702
	u8         reserved_at_60[0x20];
6703 6704 6705 6706
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6707
	u8         reserved_at_8[0x18];
6708 6709 6710

	u8         syndrome[0x20];

6711
	u8         reserved_at_40[0x40];
6712 6713 6714 6715
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6716
	u8         reserved_at_10[0x10];
6717

6718
	u8         reserved_at_20[0x10];
6719 6720
	u8         op_mod[0x10];

6721
	u8         reserved_at_40[0x8];
6722 6723
	u8         qpn[0x18];

6724
	u8         reserved_at_60[0x20];
6725 6726 6727 6728

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

6752 6753
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6754
	u8         reserved_at_8[0x18];
6755 6756 6757

	u8         syndrome[0x20];

6758
	u8         reserved_at_40[0x40];
6759 6760 6761 6762 6763 6764 6765 6766
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6767
	u8         reserved_at_10[0x10];
6768

6769
	u8         reserved_at_20[0x10];
6770 6771
	u8         op_mod[0x10];

6772
	u8         reserved_at_40[0x8];
6773 6774
	u8         xrc_srqn[0x18];

6775
	u8         reserved_at_60[0x10];
6776 6777 6778 6779 6780
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6781
	u8         reserved_at_8[0x18];
6782 6783 6784

	u8         syndrome[0x20];

6785
	u8         reserved_at_40[0x40];
6786 6787 6788
};

enum {
S
Saeed Mahameed 已提交
6789 6790
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
6791 6792 6793 6794
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6795
	u8         reserved_at_10[0x10];
6796

6797
	u8         reserved_at_20[0x10];
6798 6799
	u8         op_mod[0x10];

6800
	u8         reserved_at_40[0x8];
6801 6802
	u8         srq_number[0x18];

6803
	u8         reserved_at_60[0x10];
6804 6805 6806 6807 6808
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6809
	u8         reserved_at_8[0x18];
6810 6811 6812

	u8         syndrome[0x20];

6813
	u8         reserved_at_40[0x40];
6814 6815 6816 6817
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6818
	u8         reserved_at_10[0x10];
6819

6820
	u8         reserved_at_20[0x10];
6821 6822
	u8         op_mod[0x10];

6823
	u8         reserved_at_40[0x8];
6824 6825
	u8         dct_number[0x18];

6826
	u8         reserved_at_60[0x20];
6827 6828 6829 6830
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6831
	u8         reserved_at_8[0x18];
6832 6833 6834

	u8         syndrome[0x20];

6835
	u8         reserved_at_40[0x8];
6836 6837
	u8         xrcd[0x18];

6838
	u8         reserved_at_60[0x20];
6839 6840 6841 6842
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6843
	u8         reserved_at_10[0x10];
6844

6845
	u8         reserved_at_20[0x10];
6846 6847
	u8         op_mod[0x10];

6848
	u8         reserved_at_40[0x40];
6849 6850 6851 6852
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6853
	u8         reserved_at_8[0x18];
6854 6855 6856

	u8         syndrome[0x20];

6857
	u8         reserved_at_40[0x8];
6858 6859
	u8         uar[0x18];

6860
	u8         reserved_at_60[0x20];
6861 6862 6863 6864
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6865
	u8         reserved_at_10[0x10];
6866

6867
	u8         reserved_at_20[0x10];
6868 6869
	u8         op_mod[0x10];

6870
	u8         reserved_at_40[0x40];
6871 6872 6873 6874
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6875
	u8         reserved_at_8[0x18];
6876 6877 6878

	u8         syndrome[0x20];

6879
	u8         reserved_at_40[0x8];
6880 6881
	u8         transport_domain[0x18];

6882
	u8         reserved_at_60[0x20];
6883 6884 6885 6886
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6887
	u8         reserved_at_10[0x10];
6888

6889
	u8         reserved_at_20[0x10];
6890 6891
	u8         op_mod[0x10];

6892
	u8         reserved_at_40[0x40];
6893 6894 6895 6896
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6897
	u8         reserved_at_8[0x18];
6898 6899 6900

	u8         syndrome[0x20];

6901
	u8         reserved_at_40[0x18];
6902 6903
	u8         counter_set_id[0x8];

6904
	u8         reserved_at_60[0x20];
6905 6906 6907 6908
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6909
	u8         reserved_at_10[0x10];
6910

6911
	u8         reserved_at_20[0x10];
6912 6913
	u8         op_mod[0x10];

6914
	u8         reserved_at_40[0x40];
6915 6916 6917 6918
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6919
	u8         reserved_at_8[0x18];
6920 6921 6922

	u8         syndrome[0x20];

6923
	u8         reserved_at_40[0x8];
6924 6925
	u8         pd[0x18];

6926
	u8         reserved_at_60[0x20];
6927 6928 6929
};

struct mlx5_ifc_alloc_pd_in_bits {
6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
6952
	u8         opcode[0x10];
6953
	u8         reserved_at_10[0x10];
6954

6955
	u8         reserved_at_20[0x10];
6956 6957
	u8         op_mod[0x10];

6958
	u8         reserved_at_40[0x40];
6959 6960 6961 6962
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6963
	u8         reserved_at_8[0x18];
6964 6965 6966

	u8         syndrome[0x20];

6967
	u8         reserved_at_40[0x40];
6968 6969 6970 6971
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6972
	u8         reserved_at_10[0x10];
6973

6974
	u8         reserved_at_20[0x10];
6975 6976
	u8         op_mod[0x10];

6977
	u8         reserved_at_40[0x20];
6978

6979
	u8         reserved_at_60[0x10];
6980 6981 6982
	u8         vxlan_udp_port[0x10];
};

S
Saeed Mahameed 已提交
6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006
struct mlx5_ifc_set_rate_limit_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_rate_limit_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
};

7007 7008
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7009
	u8         reserved_at_8[0x18];
7010 7011 7012

	u8         syndrome[0x20];

7013
	u8         reserved_at_40[0x40];
7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7025
	u8         reserved_at_10[0x10];
7026

7027
	u8         reserved_at_20[0x10];
7028 7029
	u8         op_mod[0x10];

7030
	u8         reserved_at_40[0x10];
7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7043
	u8         reserved_at_12[0x2];
7044
	u8         lane[0x4];
7045
	u8         reserved_at_18[0x8];
7046

7047
	u8         reserved_at_20[0x20];
7048

7049
	u8         reserved_at_40[0x7];
7050 7051 7052 7053 7054
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7055
	u8         reserved_at_60[0xc];
7056 7057 7058 7059
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7060
	u8         reserved_at_80[0x20];
7061 7062 7063 7064 7065 7066 7067
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7068
	u8         reserved_at_12[0x2];
7069
	u8         lane[0x4];
7070
	u8         reserved_at_18[0x8];
7071 7072

	u8         time_to_link_up[0x10];
7073
	u8         reserved_at_30[0xc];
7074 7075 7076 7077 7078
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7079
	u8         reserved_at_60[0x4];
7080 7081 7082 7083 7084 7085
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7086
	u8         reserved_at_a0[0x10];
7087 7088
	u8         height_sigma[0x10];

7089
	u8         reserved_at_c0[0x20];
7090

7091
	u8         reserved_at_e0[0x4];
7092 7093 7094
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7095
	u8         reserved_at_100[0x8];
7096
	u8         phase_eo_pos[0x8];
7097
	u8         reserved_at_110[0x8];
7098 7099 7100 7101 7102 7103 7104
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7105
	u8         reserved_at_0[0x8];
7106
	u8         local_port[0x8];
7107
	u8         reserved_at_10[0x10];
7108

7109
	u8         reserved_at_20[0x1c];
7110 7111
	u8         vl_hw_cap[0x4];

7112
	u8         reserved_at_40[0x1c];
7113 7114
	u8         vl_admin[0x4];

7115
	u8         reserved_at_60[0x1c];
7116 7117 7118 7119 7120 7121
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7122
	u8         reserved_at_10[0x4];
7123
	u8         admin_status[0x4];
7124
	u8         reserved_at_18[0x4];
7125 7126
	u8         oper_status[0x4];

7127
	u8         reserved_at_20[0x60];
7128 7129 7130
};

struct mlx5_ifc_ptys_reg_bits {
7131
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7132
	u8         an_disable_admin[0x1];
7133 7134
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7135
	u8         local_port[0x8];
7136
	u8         reserved_at_10[0xd];
7137 7138
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7139 7140
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7141 7142 7143 7144 7145 7146

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7147
	u8         reserved_at_a0[0x20];
7148 7149 7150 7151 7152 7153

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7154
	u8         reserved_at_100[0x20];
7155 7156 7157 7158 7159 7160

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7161
	u8         reserved_at_160[0x20];
7162 7163 7164

	u8         eth_proto_lp_advertise[0x20];

7165
	u8         reserved_at_1a0[0x60];
7166 7167
};

7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7179
struct mlx5_ifc_ptas_reg_bits {
7180
	u8         reserved_at_0[0x20];
7181 7182

	u8         algorithm_options[0x10];
7183
	u8         reserved_at_30[0x4];
7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7209
	u8         reserved_at_110[0x8];
7210 7211 7212 7213 7214
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7215
	u8         reserved_at_140[0x15];
7216 7217 7218 7219 7220 7221 7222
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7223
	u8         reserved_at_18[0x8];
7224

7225
	u8         reserved_at_20[0x20];
7226 7227 7228
};

struct mlx5_ifc_pqdr_reg_bits {
7229
	u8         reserved_at_0[0x8];
7230
	u8         local_port[0x8];
7231
	u8         reserved_at_10[0x5];
7232
	u8         prio[0x3];
7233
	u8         reserved_at_18[0x6];
7234 7235
	u8         mode[0x2];

7236
	u8         reserved_at_20[0x20];
7237

7238
	u8         reserved_at_40[0x10];
7239 7240
	u8         min_threshold[0x10];

7241
	u8         reserved_at_60[0x10];
7242 7243
	u8         max_threshold[0x10];

7244
	u8         reserved_at_80[0x10];
7245 7246
	u8         mark_probability_denominator[0x10];

7247
	u8         reserved_at_a0[0x60];
7248 7249 7250
};

struct mlx5_ifc_ppsc_reg_bits {
7251
	u8         reserved_at_0[0x8];
7252
	u8         local_port[0x8];
7253
	u8         reserved_at_10[0x10];
7254

7255
	u8         reserved_at_20[0x60];
7256

7257
	u8         reserved_at_80[0x1c];
7258 7259
	u8         wrps_admin[0x4];

7260
	u8         reserved_at_a0[0x1c];
7261 7262
	u8         wrps_status[0x4];

7263
	u8         reserved_at_c0[0x8];
7264
	u8         up_threshold[0x8];
7265
	u8         reserved_at_d0[0x8];
7266 7267
	u8         down_threshold[0x8];

7268
	u8         reserved_at_e0[0x20];
7269

7270
	u8         reserved_at_100[0x1c];
7271 7272
	u8         srps_admin[0x4];

7273
	u8         reserved_at_120[0x1c];
7274 7275
	u8         srps_status[0x4];

7276
	u8         reserved_at_140[0x40];
7277 7278 7279
};

struct mlx5_ifc_pplr_reg_bits {
7280
	u8         reserved_at_0[0x8];
7281
	u8         local_port[0x8];
7282
	u8         reserved_at_10[0x10];
7283

7284
	u8         reserved_at_20[0x8];
7285
	u8         lb_cap[0x8];
7286
	u8         reserved_at_30[0x8];
7287 7288 7289 7290
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7291
	u8         reserved_at_0[0x8];
7292
	u8         local_port[0x8];
7293
	u8         reserved_at_10[0x10];
7294

7295
	u8         reserved_at_20[0x20];
7296 7297 7298 7299

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7300
	u8         reserved_at_58[0x8];
7301 7302 7303 7304

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7305
	u8         reserved_at_80[0x20];
7306 7307 7308 7309 7310 7311
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7312
	u8         reserved_at_12[0x8];
7313 7314 7315
	u8         grp[0x6];

	u8         clr[0x1];
7316
	u8         reserved_at_21[0x1c];
7317 7318 7319 7320 7321
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7334
struct mlx5_ifc_ppad_reg_bits {
7335
	u8         reserved_at_0[0x3];
7336
	u8         single_mac[0x1];
7337
	u8         reserved_at_4[0x4];
7338 7339 7340 7341 7342
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7343
	u8         reserved_at_40[0x40];
7344 7345 7346
};

struct mlx5_ifc_pmtu_reg_bits {
7347
	u8         reserved_at_0[0x8];
7348
	u8         local_port[0x8];
7349
	u8         reserved_at_10[0x10];
7350 7351

	u8         max_mtu[0x10];
7352
	u8         reserved_at_30[0x10];
7353 7354

	u8         admin_mtu[0x10];
7355
	u8         reserved_at_50[0x10];
7356 7357

	u8         oper_mtu[0x10];
7358
	u8         reserved_at_70[0x10];
7359 7360 7361
};

struct mlx5_ifc_pmpr_reg_bits {
7362
	u8         reserved_at_0[0x8];
7363
	u8         module[0x8];
7364
	u8         reserved_at_10[0x10];
7365

7366
	u8         reserved_at_20[0x18];
7367 7368
	u8         attenuation_5g[0x8];

7369
	u8         reserved_at_40[0x18];
7370 7371
	u8         attenuation_7g[0x8];

7372
	u8         reserved_at_60[0x18];
7373 7374 7375 7376
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7377
	u8         reserved_at_0[0x8];
7378
	u8         module[0x8];
7379
	u8         reserved_at_10[0xc];
7380 7381
	u8         module_status[0x4];

7382
	u8         reserved_at_20[0x60];
7383 7384 7385 7386 7387 7388 7389
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7390
	u8         reserved_at_0[0x4];
7391 7392
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7393
	u8         reserved_at_10[0x10];
7394 7395

	u8         e[0x1];
7396
	u8         reserved_at_21[0x1f];
7397 7398 7399 7400
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7401
	u8         reserved_at_1[0x7];
7402
	u8         local_port[0x8];
7403
	u8         reserved_at_10[0x8];
7404 7405 7406 7407 7408 7409 7410 7411 7412 7413
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7414
	u8         reserved_at_a0[0x160];
7415 7416 7417
};

struct mlx5_ifc_pmaos_reg_bits {
7418
	u8         reserved_at_0[0x8];
7419
	u8         module[0x8];
7420
	u8         reserved_at_10[0x4];
7421
	u8         admin_status[0x4];
7422
	u8         reserved_at_18[0x4];
7423 7424 7425 7426
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7427
	u8         reserved_at_22[0x1c];
7428 7429
	u8         e[0x2];

7430
	u8         reserved_at_40[0x40];
7431 7432 7433
};

struct mlx5_ifc_plpc_reg_bits {
7434
	u8         reserved_at_0[0x4];
7435
	u8         profile_id[0xc];
7436
	u8         reserved_at_10[0x4];
7437
	u8         proto_mask[0x4];
7438
	u8         reserved_at_18[0x8];
7439

7440
	u8         reserved_at_20[0x10];
7441 7442
	u8         lane_speed[0x10];

7443
	u8         reserved_at_40[0x17];
7444 7445 7446 7447 7448 7449 7450 7451 7452 7453 7454 7455
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7456
	u8         reserved_at_c0[0x80];
7457 7458 7459
};

struct mlx5_ifc_plib_reg_bits {
7460
	u8         reserved_at_0[0x8];
7461
	u8         local_port[0x8];
7462
	u8         reserved_at_10[0x8];
7463 7464
	u8         ib_port[0x8];

7465
	u8         reserved_at_20[0x60];
7466 7467 7468
};

struct mlx5_ifc_plbf_reg_bits {
7469
	u8         reserved_at_0[0x8];
7470
	u8         local_port[0x8];
7471
	u8         reserved_at_10[0xd];
7472 7473
	u8         lbf_mode[0x3];

7474
	u8         reserved_at_20[0x20];
7475 7476 7477
};

struct mlx5_ifc_pipg_reg_bits {
7478
	u8         reserved_at_0[0x8];
7479
	u8         local_port[0x8];
7480
	u8         reserved_at_10[0x10];
7481 7482

	u8         dic[0x1];
7483
	u8         reserved_at_21[0x19];
7484
	u8         ipg[0x4];
7485
	u8         reserved_at_3e[0x2];
7486 7487 7488
};

struct mlx5_ifc_pifr_reg_bits {
7489
	u8         reserved_at_0[0x8];
7490
	u8         local_port[0x8];
7491
	u8         reserved_at_10[0x10];
7492

7493
	u8         reserved_at_20[0xe0];
7494 7495 7496 7497 7498 7499 7500

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7501
	u8         reserved_at_0[0x8];
7502
	u8         local_port[0x8];
7503
	u8         reserved_at_10[0x10];
7504 7505

	u8         ppan[0x4];
7506
	u8         reserved_at_24[0x4];
7507
	u8         prio_mask_tx[0x8];
7508
	u8         reserved_at_30[0x8];
7509 7510 7511 7512
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7513
	u8         reserved_at_42[0x6];
7514
	u8         pfctx[0x8];
7515
	u8         reserved_at_50[0x10];
7516 7517 7518

	u8         pprx[0x1];
	u8         aprx[0x1];
7519
	u8         reserved_at_62[0x6];
7520
	u8         pfcrx[0x8];
7521
	u8         reserved_at_70[0x10];
7522

7523
	u8         reserved_at_80[0x80];
7524 7525 7526 7527
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7528
	u8         reserved_at_4[0x4];
7529
	u8         local_port[0x8];
7530
	u8         reserved_at_10[0x10];
7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7545
	u8         reserved_at_140[0x80];
7546 7547 7548
};

struct mlx5_ifc_peir_reg_bits {
7549
	u8         reserved_at_0[0x8];
7550
	u8         local_port[0x8];
7551
	u8         reserved_at_10[0x10];
7552

7553
	u8         reserved_at_20[0xc];
7554
	u8         error_count[0x4];
7555
	u8         reserved_at_30[0x10];
7556

7557
	u8         reserved_at_40[0xc];
7558
	u8         lane[0x4];
7559
	u8         reserved_at_50[0x8];
7560 7561 7562
	u8         error_type[0x8];
};

7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619
struct mlx5_ifc_pcam_enhanced_features_bits {
	u8         reserved_at_0[0x7e];

	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
	u8         reserved_at_0[0x7f];

	u8         pcie_performance_group[0x1];
};

struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

7620
struct mlx5_ifc_pcap_reg_bits {
7621
	u8         reserved_at_0[0x8];
7622
	u8         local_port[0x8];
7623
	u8         reserved_at_10[0x10];
7624 7625 7626 7627 7628 7629 7630

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7631
	u8         reserved_at_10[0x4];
7632
	u8         admin_status[0x4];
7633
	u8         reserved_at_18[0x4];
7634 7635 7636 7637
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7638
	u8         reserved_at_22[0x1c];
7639 7640
	u8         e[0x2];

7641
	u8         reserved_at_40[0x40];
7642 7643 7644
};

struct mlx5_ifc_pamp_reg_bits {
7645
	u8         reserved_at_0[0x8];
7646
	u8         opamp_group[0x8];
7647
	u8         reserved_at_10[0xc];
7648 7649 7650
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
7651
	u8         reserved_at_30[0x4];
7652 7653 7654 7655 7656
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

7657 7658 7659 7660 7661 7662 7663 7664 7665 7666
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

7667
struct mlx5_ifc_lane_2_module_mapping_bits {
7668
	u8         reserved_at_0[0x6];
7669
	u8         rx_lane[0x2];
7670
	u8         reserved_at_8[0x6];
7671
	u8         tx_lane[0x2];
7672
	u8         reserved_at_10[0x8];
7673 7674 7675 7676
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
7677
	u8         reserved_at_0[0x6];
7678 7679
	u8         lossy[0x1];
	u8         epsb[0x1];
7680
	u8         reserved_at_8[0xc];
7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
7692
	u8         reserved_at_0[0x18];
7693 7694
	u8         power_settings_level[0x8];

7695
	u8         reserved_at_20[0x60];
7696 7697 7698 7699
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
7700
	u8         reserved_at_1[0x1f];
7701

7702
	u8         reserved_at_20[0x60];
7703 7704 7705
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
7706
	u8         reserved_at_0[0x20];
7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7719
	u8         reserved_at_41[0x7];
7720 7721 7722 7723 7724 7725 7726 7727
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7728
	u8         reserved_at_80[0x20];
7729 7730 7731 7732 7733 7734 7735

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7736
	u8         reserved_at_e0[0x1];
7737
	u8         grh[0x1];
7738
	u8         reserved_at_e2[0x2];
7739 7740 7741 7742 7743 7744 7745
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7746
	u8         reserved_at_0[0x10];
7747 7748 7749 7750
	u8         function_id[0x10];

	u8         num_pages[0x20];

7751
	u8         reserved_at_40[0xa0];
7752 7753 7754
};

struct mlx5_ifc_eqe_bits {
7755
	u8         reserved_at_0[0x8];
7756
	u8         event_type[0x8];
7757
	u8         reserved_at_10[0x8];
7758 7759
	u8         event_sub_type[0x8];

7760
	u8         reserved_at_20[0xe0];
7761 7762 7763

	union mlx5_ifc_event_auto_bits event_data;

7764
	u8         reserved_at_1e0[0x10];
7765
	u8         signature[0x8];
7766
	u8         reserved_at_1f8[0x7];
7767 7768 7769 7770 7771 7772 7773 7774 7775
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7776
	u8         reserved_at_8[0x18];
7777 7778 7779 7780 7781 7782

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7783
	u8         reserved_at_77[0x9];
7784 7785 7786 7787 7788 7789 7790 7791

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7792
	u8         reserved_at_1b7[0x9];
7793 7794 7795 7796 7797

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7798
	u8         reserved_at_1f0[0x8];
7799 7800 7801 7802 7803 7804
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7805
	u8         reserved_at_8[0x18];
7806 7807 7808 7809 7810 7811 7812 7813

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7814
	u8         reserved_at_10[0x10];
7815

7816
	u8         reserved_at_20[0x10];
7817 7818 7819 7820 7821 7822 7823 7824
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7825
	u8         reserved_at_1000[0x180];
7826 7827 7828 7829

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7830
	u8         reserved_at_11b6[0xa];
7831 7832 7833

	u8         block_number[0x20];

7834
	u8         reserved_at_11e0[0x8];
7835 7836 7837 7838 7839 7840 7841 7842 7843
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7844
	u8         reserved_at_38[0x6];
7845 7846 7847 7848
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7897 7898 7899 7900 7901 7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925 7926 7927 7928 7929
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7930
	u8         reserved_at_40[0x40];
7931 7932 7933 7934

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7935
	u8         reserved_at_b4[0x2];
7936 7937 7938 7939 7940 7941
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7942
	u8         reserved_at_e0[0xf00];
7943 7944

	u8         initializing[0x1];
7945
	u8         reserved_at_fe1[0x4];
7946
	u8         nic_interface_supported[0x3];
7947
	u8         reserved_at_fe8[0x18];
7948 7949 7950 7951 7952

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7953
	u8         reserved_at_1220[0x6e40];
7954

7955
	u8         reserved_at_8060[0x1f];
7956 7957 7958 7959 7960
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7961
	u8         reserved_at_80a0[0x17fc0];
7962 7963
};

7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016 8017
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

	u8         reserved_at_80[0x80];

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];

	u8         reserved_at_1a0[0x60];
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8034
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8050
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8051 8052 8053 8054 8055 8056 8057
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8058
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8059 8060 8061 8062
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8063 8064
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8065
	u8         reserved_at_0[0x60e0];
8066 8067 8068 8069
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8070
	u8         reserved_at_0[0x200];
8071 8072 8073 8074
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8075
	u8         reserved_at_0[0x20060];
8076 8077
};

8078 8079
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8080
	u8         reserved_at_8[0x18];
8081 8082 8083

	u8         syndrome[0x20];

8084
	u8         reserved_at_40[0x40];
8085 8086 8087 8088
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8089
	u8         reserved_at_10[0x10];
8090

8091
	u8         reserved_at_20[0x10];
8092 8093
	u8         op_mod[0x10];

8094 8095 8096 8097 8098
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8099 8100

	u8         table_type[0x8];
8101
	u8         reserved_at_88[0x18];
8102

8103
	u8         reserved_at_a0[0x8];
8104 8105
	u8         table_id[0x18];

8106
	u8         reserved_at_c0[0x140];
8107 8108
};

8109
enum {
8110 8111
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8112 8113 8114 8115
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8116
	u8         reserved_at_8[0x18];
8117 8118 8119

	u8         syndrome[0x20];

8120
	u8         reserved_at_40[0x40];
8121 8122 8123 8124
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8125
	u8         reserved_at_10[0x10];
8126

8127
	u8         reserved_at_20[0x10];
8128 8129
	u8         op_mod[0x10];

8130 8131 8132
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8133

8134
	u8         reserved_at_60[0x10];
8135 8136 8137
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8138
	u8         reserved_at_88[0x18];
8139

8140
	u8         reserved_at_a0[0x8];
8141 8142
	u8         table_id[0x18];

8143
	u8         reserved_at_c0[0x4];
8144
	u8         table_miss_mode[0x4];
8145
	u8         reserved_at_c8[0x18];
8146

8147
	u8         reserved_at_e0[0x8];
8148 8149
	u8         table_miss_id[0x18];

8150 8151 8152 8153
	u8         reserved_at_100[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_120[0x80];
8154 8155
};

8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

8391
#endif /* MLX5_IFC_H */