setup-bus.c 18.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	drivers/pci/setup-bus.c
 *
 * Extruded from code written by
 *      Dave Rusling (david.rusling@reo.mts.dec.com)
 *      David Mosberger (davidm@cs.arizona.edu)
 *	David Miller (davem@redhat.com)
 *
 * Support routines for initializing a PCI subsystem.
 */

/*
 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 *	     PCI-PCI bridges cleanup, sorted resource allocation.
 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 *	     Converted to allocation in 3 passes, which gives
 *	     tighter packing. Prefetchable range support.
 */

#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/errno.h>
#include <linux/ioport.h>
#include <linux/cache.h>
#include <linux/slab.h>
28
#include "pci.h"
L
Linus Torvalds 已提交
29

30
static void pbus_assign_resources_sorted(const struct pci_bus *bus)
L
Linus Torvalds 已提交
31 32 33 34 35 36 37 38 39 40
{
	struct pci_dev *dev;
	struct resource *res;
	struct resource_list head, *list, *tmp;
	int idx;

	head.next = NULL;
	list_for_each_entry(dev, &bus->devices, bus_list) {
		u16 class = dev->class >> 8;

41
		/* Don't touch classless devices or host bridges or ioapics.  */
L
Linus Torvalds 已提交
42
		if (class == PCI_CLASS_NOT_DEFINED ||
43
		    class == PCI_CLASS_BRIDGE_HOST)
L
Linus Torvalds 已提交
44 45
			continue;

46
		/* Don't touch ioapic devices already enabled by firmware */
47
		if (class == PCI_CLASS_SYSTEM_PIC) {
48 49 50
			u16 command;
			pci_read_config_word(dev, PCI_COMMAND, &command);
			if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
51 52 53
				continue;
		}

L
Linus Torvalds 已提交
54 55 56 57 58 59
		pdev_sort_resources(dev, &head);
	}

	for (list = head.next; list;) {
		res = list->res;
		idx = res - &list->dev->resource[0];
60 61
		if (pci_assign_resource(list->dev, idx)) {
			res->start = 0;
62
			res->end = 0;
63 64
			res->flags = 0;
		}
L
Linus Torvalds 已提交
65 66 67 68 69 70
		tmp = list;
		list = list->next;
		kfree(tmp);
	}
}

71
void pci_setup_cardbus(struct pci_bus *bus)
L
Linus Torvalds 已提交
72 73
{
	struct pci_dev *bridge = bus->self;
74
	struct resource *res;
L
Linus Torvalds 已提交
75 76
	struct pci_bus_region region;

77 78
	dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n",
		 bus->secondary, bus->subordinate);
L
Linus Torvalds 已提交
79

80 81 82
	res = bus->resource[0];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_IO) {
L
Linus Torvalds 已提交
83 84 85 86
		/*
		 * The IO resource is allocated a range twice as large as it
		 * would normally need.  This allows us to set both IO regs.
		 */
87
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
88 89 90 91 92 93
		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
					region.end);
	}

94 95 96 97
	res = bus->resource[1];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_IO) {
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
98 99 100 101 102 103
		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
					region.end);
	}

104 105 106 107
	res = bus->resource[2];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_MEM) {
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
108 109 110 111 112 113
		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
					region.end);
	}

114 115 116 117
	res = bus->resource[3];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_MEM) {
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
118 119 120 121 122 123
		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
					region.end);
	}
}
124
EXPORT_SYMBOL(pci_setup_cardbus);
L
Linus Torvalds 已提交
125 126 127 128 129 130 131 132 133 134 135 136

/* Initialize bridges with base/limit values we have collected.
   PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
   requires that if there is no I/O ports or memory behind the
   bridge, corresponding range must be turned off by writing base
   value greater than limit to the bridge's base/limit registers.

   Note: care must be taken when updating I/O base/limit registers
   of bridges which support 32-bit I/O. This update requires two
   config space writes, so it's quite possible that an I/O window of
   the bridge will have some undesirable address (e.g. 0) after the
   first write. Ditto 64-bit prefetchable MMIO.  */
137
static void pci_setup_bridge_io(struct pci_bus *bus)
L
Linus Torvalds 已提交
138 139
{
	struct pci_dev *bridge = bus->self;
140
	struct resource *res;
L
Linus Torvalds 已提交
141
	struct pci_bus_region region;
142
	u32 l, io_upper16;
L
Linus Torvalds 已提交
143 144

	/* Set up the top and bottom of the PCI I/O segment for this bus. */
145 146 147
	res = bus->resource[0];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_IO) {
L
Linus Torvalds 已提交
148 149 150 151 152 153
		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
		l &= 0xffff0000;
		l |= (region.start >> 8) & 0x00f0;
		l |= region.end & 0xf000;
		/* Set up upper 16 bits of I/O base/limit. */
		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
154
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
155
	} else {
L
Linus Torvalds 已提交
156 157 158
		/* Clear upper 16 bits of I/O base/limit. */
		io_upper16 = 0;
		l = 0x00f0;
159
		dev_info(&bridge->dev, "  bridge window [io  disabled]\n");
L
Linus Torvalds 已提交
160 161 162 163 164 165 166
	}
	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
	/* Update lower 16 bits of I/O base/limit. */
	pci_write_config_dword(bridge, PCI_IO_BASE, l);
	/* Update upper 16 bits of I/O base/limit. */
	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
167 168 169 170 171 172 173 174
}

static void pci_setup_bridge_mmio(struct pci_bus *bus)
{
	struct pci_dev *bridge = bus->self;
	struct resource *res;
	struct pci_bus_region region;
	u32 l;
L
Linus Torvalds 已提交
175

176
	/* Set up the top and bottom of the PCI Memory segment for this bus. */
177 178 179
	res = bus->resource[1];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_MEM) {
L
Linus Torvalds 已提交
180 181
		l = (region.start >> 16) & 0xfff0;
		l |= region.end & 0xfff00000;
182
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
183
	} else {
L
Linus Torvalds 已提交
184
		l = 0x0000fff0;
185
		dev_info(&bridge->dev, "  bridge window [mem disabled]\n");
L
Linus Torvalds 已提交
186 187
	}
	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
188 189 190 191 192 193 194 195
}

static void pci_setup_bridge_mmio_pref(struct pci_bus *bus)
{
	struct pci_dev *bridge = bus->self;
	struct resource *res;
	struct pci_bus_region region;
	u32 l, bu, lu;
L
Linus Torvalds 已提交
196 197 198 199 200 201 202

	/* Clear out the upper 32 bits of PREF limit.
	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
	   disables PREF range, which is ok. */
	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);

	/* Set up PREF base/limit. */
203
	bu = lu = 0;
204 205 206
	res = bus->resource[2];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_PREFETCH) {
L
Linus Torvalds 已提交
207 208
		l = (region.start >> 16) & 0xfff0;
		l |= region.end & 0xfff00000;
209
		if (res->flags & IORESOURCE_MEM_64) {
210 211 212
			bu = upper_32_bits(region.start);
			lu = upper_32_bits(region.end);
		}
213
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
214
	} else {
L
Linus Torvalds 已提交
215
		l = 0x0000fff0;
216
		dev_info(&bridge->dev, "  bridge window [mem pref disabled]\n");
L
Linus Torvalds 已提交
217 218 219
	}
	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);

220 221 222
	/* Set the upper 32 bits of PREF base & limit. */
	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
}

static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
{
	struct pci_dev *bridge = bus->self;

	if (pci_is_enabled(bridge))
		return;

	dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n",
		 bus->secondary, bus->subordinate);

	if (type & IORESOURCE_IO)
		pci_setup_bridge_io(bus);

	if (type & IORESOURCE_MEM)
		pci_setup_bridge_mmio(bus);

	if (type & IORESOURCE_PREFETCH)
		pci_setup_bridge_mmio_pref(bus);
L
Linus Torvalds 已提交
243 244 245 246

	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
}

247 248 249 250 251 252 253 254
static void pci_setup_bridge(struct pci_bus *bus)
{
	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
				  IORESOURCE_PREFETCH;

	__pci_setup_bridge(bus, type);
}

L
Linus Torvalds 已提交
255 256 257
/* Check whether the bridge supports optional I/O and
   prefetchable memory ranges. If not, the respective
   base/limit registers must be read-only and read as 0. */
258
static void pci_bridge_check_ranges(struct pci_bus *bus)
L
Linus Torvalds 已提交
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
{
	u16 io;
	u32 pmem;
	struct pci_dev *bridge = bus->self;
	struct resource *b_res;

	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
	b_res[1].flags |= IORESOURCE_MEM;

	pci_read_config_word(bridge, PCI_IO_BASE, &io);
	if (!io) {
		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
		pci_read_config_word(bridge, PCI_IO_BASE, &io);
 		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
 	}
 	if (io)
		b_res[0].flags |= IORESOURCE_IO;
	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
	    disconnect boundary by one PCI data phase.
	    Workaround: do not use prefetching on this device. */
	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
		return;
	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
	if (!pmem) {
		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
					       0xfff0fff0);
		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
	}
288
	if (pmem) {
L
Linus Torvalds 已提交
289
		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64)
			b_res[2].flags |= IORESOURCE_MEM_64;
	}

	/* double check if bridge does support 64 bit pref */
	if (b_res[2].flags & IORESOURCE_MEM_64) {
		u32 mem_base_hi, tmp;
		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
					 &mem_base_hi);
		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
					       0xffffffff);
		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
		if (!tmp)
			b_res[2].flags &= ~IORESOURCE_MEM_64;
		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
				       mem_base_hi);
	}
L
Linus Torvalds 已提交
307 308 309 310 311 312
}

/* Helper function for sizing routines: find first available
   bus resource of a given type. Note: we intentionally skip
   the bus resources which have already been assigned (that is,
   have non-NULL parent resource). */
313
static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
L
Linus Torvalds 已提交
314 315 316 317 318 319 320 321
{
	int i;
	struct resource *r;
	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
				  IORESOURCE_PREFETCH;

	for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
		r = bus->resource[i];
322 323
		if (r == &ioport_resource || r == &iomem_resource)
			continue;
324 325
		if (r && (r->flags & type_mask) == type && !r->parent)
			return r;
L
Linus Torvalds 已提交
326 327 328 329 330 331 332 333
	}
	return NULL;
}

/* Sizing the IO windows of the PCI-PCI bridge is trivial,
   since these windows have 4K granularity and the IO ranges
   of non-bridge PCI devices are limited to 256 bytes.
   We must be careful with the ISA aliasing though. */
334
static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size)
L
Linus Torvalds 已提交
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
{
	struct pci_dev *dev;
	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
	unsigned long size = 0, size1 = 0;

	if (!b_res)
 		return;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		int i;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			struct resource *r = &dev->resource[i];
			unsigned long r_size;

			if (r->parent || !(r->flags & IORESOURCE_IO))
				continue;
Z
Zhao, Yu 已提交
352
			r_size = resource_size(r);
L
Linus Torvalds 已提交
353 354 355 356 357 358 359 360

			if (r_size < 0x400)
				/* Might be re-aligned for ISA */
				size += r_size;
			else
				size1 += r_size;
		}
	}
361 362
	if (size < min_size)
		size = min_size;
L
Linus Torvalds 已提交
363 364 365 366 367
/* To be fixed in 2.5: we should have sort of HAVE_ISA
   flag in the struct pci_bus. */
#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
	size = (size & 0xff) + ((size & ~0xffUL) << 2);
#endif
368
	size = ALIGN(size + size1, 4096);
L
Linus Torvalds 已提交
369
	if (!size) {
370 371 372 373
		if (b_res->start || b_res->end)
			dev_info(&bus->self->dev, "disabling bridge window "
				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
				 bus->secondary, bus->subordinate);
L
Linus Torvalds 已提交
374 375 376 377 378 379
		b_res->flags = 0;
		return;
	}
	/* Alignment of the IO window is always 4K */
	b_res->start = 4096;
	b_res->end = b_res->start + size - 1;
380
	b_res->flags |= IORESOURCE_STARTALIGN;
L
Linus Torvalds 已提交
381 382 383 384
}

/* Calculate the size of the bus and minimal alignment which
   guarantees that all child resources fit in this size. */
385 386
static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
			 unsigned long type, resource_size_t min_size)
L
Linus Torvalds 已提交
387 388
{
	struct pci_dev *dev;
389 390
	resource_size_t min_align, align, size;
	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */
L
Linus Torvalds 已提交
391 392
	int order, max_order;
	struct resource *b_res = find_free_bus_resource(bus, type);
393
	unsigned int mem64_mask = 0;
L
Linus Torvalds 已提交
394 395 396 397 398 399 400 401

	if (!b_res)
		return 0;

	memset(aligns, 0, sizeof(aligns));
	max_order = 0;
	size = 0;

402 403 404
	mem64_mask = b_res->flags & IORESOURCE_MEM_64;
	b_res->flags &= ~IORESOURCE_MEM_64;

L
Linus Torvalds 已提交
405 406
	list_for_each_entry(dev, &bus->devices, bus_list) {
		int i;
407

L
Linus Torvalds 已提交
408 409
		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			struct resource *r = &dev->resource[i];
410
			resource_size_t r_size;
L
Linus Torvalds 已提交
411 412 413

			if (r->parent || (r->flags & mask) != type)
				continue;
Z
Zhao, Yu 已提交
414
			r_size = resource_size(r);
L
Linus Torvalds 已提交
415
			/* For bridges size != alignment */
416
			align = pci_resource_alignment(dev, r);
L
Linus Torvalds 已提交
417 418
			order = __ffs(align) - 20;
			if (order > 11) {
419 420 421
				dev_warn(&dev->dev, "disabling BAR %d: %pR "
					 "(bad alignment %#llx)\n", i, r,
					 (unsigned long long) align);
L
Linus Torvalds 已提交
422 423 424 425 426 427 428 429 430 431 432 433
				r->flags = 0;
				continue;
			}
			size += r_size;
			if (order < 0)
				order = 0;
			/* Exclude ranges with size > align from
			   calculation of the alignment. */
			if (r_size == align)
				aligns[order] += align;
			if (order > max_order)
				max_order = order;
434
			mem64_mask &= r->flags & IORESOURCE_MEM_64;
L
Linus Torvalds 已提交
435 436
		}
	}
437 438
	if (size < min_size)
		size = min_size;
L
Linus Torvalds 已提交
439 440 441 442

	align = 0;
	min_align = 0;
	for (order = 0; order <= max_order; order++) {
443 444 445 446
		resource_size_t align1 = 1;

		align1 <<= (order + 20);

L
Linus Torvalds 已提交
447 448
		if (!align)
			min_align = align1;
449
		else if (ALIGN(align + min_align, min_align) < align1)
L
Linus Torvalds 已提交
450 451 452
			min_align = align1 >> 1;
		align += aligns[order];
	}
453
	size = ALIGN(size, min_align);
L
Linus Torvalds 已提交
454
	if (!size) {
455 456 457 458
		if (b_res->start || b_res->end)
			dev_info(&bus->self->dev, "disabling bridge window "
				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
				 bus->secondary, bus->subordinate);
L
Linus Torvalds 已提交
459 460 461 462 463
		b_res->flags = 0;
		return 1;
	}
	b_res->start = min_align;
	b_res->end = size + min_align - 1;
464
	b_res->flags |= IORESOURCE_STARTALIGN;
465
	b_res->flags |= mem64_mask;
L
Linus Torvalds 已提交
466 467 468
	return 1;
}

469
static void pci_bus_size_cardbus(struct pci_bus *bus)
L
Linus Torvalds 已提交
470 471 472 473 474 475 476 477 478
{
	struct pci_dev *bridge = bus->self;
	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
	u16 ctrl;

	/*
	 * Reserve some resources for CardBus.  We reserve
	 * a fixed amount of bus space for CardBus bridges.
	 */
L
Linus Torvalds 已提交
479 480 481
	b_res[0].start = 0;
	b_res[0].end = pci_cardbus_io_size - 1;
	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
482

L
Linus Torvalds 已提交
483 484 485
	b_res[1].start = 0;
	b_res[1].end = pci_cardbus_io_size - 1;
	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503

	/*
	 * Check whether prefetchable memory is supported
	 * by this bridge.
	 */
	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
	}

	/*
	 * If we have prefetchable memory support, allocate
	 * two regions.  Otherwise, allocate one region of
	 * twice the size.
	 */
	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
L
Linus Torvalds 已提交
504 505 506
		b_res[2].start = 0;
		b_res[2].end = pci_cardbus_mem_size - 1;
		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
507

L
Linus Torvalds 已提交
508 509 510
		b_res[3].start = 0;
		b_res[3].end = pci_cardbus_mem_size - 1;
		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
511
	} else {
L
Linus Torvalds 已提交
512 513 514
		b_res[3].start = 0;
		b_res[3].end = pci_cardbus_mem_size * 2 - 1;
		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
515 516 517
	}
}

518
void __ref pci_bus_size_bridges(struct pci_bus *bus)
L
Linus Torvalds 已提交
519 520 521
{
	struct pci_dev *dev;
	unsigned long mask, prefmask;
522
	resource_size_t min_mem_size = 0, min_io_size = 0;
L
Linus Torvalds 已提交
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551

	list_for_each_entry(dev, &bus->devices, bus_list) {
		struct pci_bus *b = dev->subordinate;
		if (!b)
			continue;

		switch (dev->class >> 8) {
		case PCI_CLASS_BRIDGE_CARDBUS:
			pci_bus_size_cardbus(b);
			break;

		case PCI_CLASS_BRIDGE_PCI:
		default:
			pci_bus_size_bridges(b);
			break;
		}
	}

	/* The root bus? */
	if (!bus->self)
		return;

	switch (bus->self->class >> 8) {
	case PCI_CLASS_BRIDGE_CARDBUS:
		/* don't size cardbuses yet. */
		break;

	case PCI_CLASS_BRIDGE_PCI:
		pci_bridge_check_ranges(bus);
552 553 554 555
		if (bus->self->is_hotplug_bridge) {
			min_io_size  = pci_hotplug_io_size;
			min_mem_size = pci_hotplug_mem_size;
		}
L
Linus Torvalds 已提交
556
	default:
557
		pbus_size_io(bus, min_io_size);
L
Linus Torvalds 已提交
558 559 560 561 562 563 564
		/* If the bridge supports prefetchable range, size it
		   separately. If it doesn't, or its prefetchable window
		   has already been allocated by arch code, try
		   non-prefetchable range for both types of PCI memory
		   resources. */
		mask = IORESOURCE_MEM;
		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
565
		if (pbus_size_mem(bus, prefmask, prefmask, min_mem_size))
L
Linus Torvalds 已提交
566
			mask = prefmask; /* Success, size non-prefetch only. */
567 568 569
		else
			min_mem_size += min_mem_size;
		pbus_size_mem(bus, mask, IORESOURCE_MEM, min_mem_size);
L
Linus Torvalds 已提交
570 571 572 573 574
		break;
	}
}
EXPORT_SYMBOL(pci_bus_size_bridges);

575
void __ref pci_bus_assign_resources(const struct pci_bus *bus)
L
Linus Torvalds 已提交
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
{
	struct pci_bus *b;
	struct pci_dev *dev;

	pbus_assign_resources_sorted(bus);

	list_for_each_entry(dev, &bus->devices, bus_list) {
		b = dev->subordinate;
		if (!b)
			continue;

		pci_bus_assign_resources(b);

		switch (dev->class >> 8) {
		case PCI_CLASS_BRIDGE_PCI:
			pci_setup_bridge(b);
			break;

		case PCI_CLASS_BRIDGE_CARDBUS:
			pci_setup_cardbus(b);
			break;

		default:
599 600
			dev_info(&dev->dev, "not setting up bridge for bus "
				 "%04x:%02x\n", pci_domain_nr(b), b->number);
L
Linus Torvalds 已提交
601 602 603 604 605 606
			break;
		}
	}
}
EXPORT_SYMBOL(pci_bus_assign_resources);

Y
Yinghai Lu 已提交
607 608 609 610 611 612
static void pci_bus_dump_res(struct pci_bus *bus)
{
        int i;

        for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
                struct resource *res = bus->resource[i];
Y
Yinghai Lu 已提交
613
                if (!res || !res->end)
Y
Yinghai Lu 已提交
614 615
                        continue;

616
		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
Y
Yinghai Lu 已提交
617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
        }
}

static void pci_bus_dump_resources(struct pci_bus *bus)
{
	struct pci_bus *b;
	struct pci_dev *dev;


	pci_bus_dump_res(bus);

	list_for_each_entry(dev, &bus->devices, bus_list) {
		b = dev->subordinate;
		if (!b)
			continue;

		pci_bus_dump_resources(b);
	}
}

L
Linus Torvalds 已提交
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
void __init
pci_assign_unassigned_resources(void)
{
	struct pci_bus *bus;

	/* Depth first, calculate sizes and alignments of all
	   subordinate buses. */
	list_for_each_entry(bus, &pci_root_buses, node) {
		pci_bus_size_bridges(bus);
	}
	/* Depth last, allocate resources and update the hardware. */
	list_for_each_entry(bus, &pci_root_buses, node) {
		pci_bus_assign_resources(bus);
		pci_enable_bridges(bus);
	}
Y
Yinghai Lu 已提交
652 653 654 655 656

	/* dump the resource on buses */
	list_for_each_entry(bus, &pci_root_buses, node) {
		pci_bus_dump_resources(bus);
	}
L
Linus Torvalds 已提交
657
}