pat.c 28.0 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Handle caching attributes in page tables (PAT)
 *
 * Authors: Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
 *          Suresh B Siddha <suresh.b.siddha@intel.com>
 *
 * Loosely based on earlier PAT patchset from Eric Biederman and Andi Kleen.
 */

I
Ingo Molnar 已提交
10 11 12
#include <linux/seq_file.h>
#include <linux/bootmem.h>
#include <linux/debugfs.h>
13
#include <linux/kernel.h>
14
#include <linux/pfn_t.h>
15
#include <linux/slab.h>
I
Ingo Molnar 已提交
16
#include <linux/mm.h>
17
#include <linux/fs.h>
18
#include <linux/rbtree.h>
19

I
Ingo Molnar 已提交
20
#include <asm/cacheflush.h>
21
#include <asm/processor.h>
I
Ingo Molnar 已提交
22
#include <asm/tlbflush.h>
23
#include <asm/x86_init.h>
24 25
#include <asm/pgtable.h>
#include <asm/fcntl.h>
I
Ingo Molnar 已提交
26
#include <asm/e820.h>
27
#include <asm/mtrr.h>
I
Ingo Molnar 已提交
28 29 30
#include <asm/page.h>
#include <asm/msr.h>
#include <asm/pat.h>
31
#include <asm/io.h>
32

33
#include "pat_internal.h"
34
#include "mm_internal.h"
35

36 37 38
#undef pr_fmt
#define pr_fmt(fmt) "" fmt

39 40
static bool boot_cpu_done;

41
static int __read_mostly __pat_enabled = IS_ENABLED(CONFIG_X86_PAT);
42
static void init_cache_modes(void);
43

44
void pat_disable(const char *reason)
45
{
46 47 48 49 50 51 52 53
	if (!__pat_enabled)
		return;

	if (boot_cpu_done) {
		WARN_ONCE(1, "x86/PAT: PAT cannot be disabled after initialization\n");
		return;
	}

54
	__pat_enabled = 0;
55
	pr_info("x86/PAT: %s\n", reason);
56 57

	init_cache_modes();
58 59
}

A
Andrew Morton 已提交
60
static int __init nopat(char *str)
61
{
62
	pat_disable("PAT support disabled.");
63 64
	return 0;
}
65
early_param("nopat", nopat);
66 67

bool pat_enabled(void)
68
{
69
	return !!__pat_enabled;
70
}
71
EXPORT_SYMBOL_GPL(pat_enabled);
72

73
int pat_debug_enable;
I
Ingo Molnar 已提交
74

75 76
static int __init pat_debug_setup(char *str)
{
77
	pat_debug_enable = 1;
78 79 80 81
	return 0;
}
__setup("debugpat", pat_debug_setup);

82 83
#ifdef CONFIG_X86_PAT
/*
84 85 86 87 88 89 90 91 92 93
 * X86 PAT uses page flags arch_1 and uncached together to keep track of
 * memory type of pages that have backing page struct.
 *
 * X86 PAT supports 4 different memory types:
 *  - _PAGE_CACHE_MODE_WB
 *  - _PAGE_CACHE_MODE_WC
 *  - _PAGE_CACHE_MODE_UC_MINUS
 *  - _PAGE_CACHE_MODE_WT
 *
 * _PAGE_CACHE_MODE_WB is the default type.
94 95
 */

96
#define _PGMT_WB		0
97 98
#define _PGMT_WC		(1UL << PG_arch_1)
#define _PGMT_UC_MINUS		(1UL << PG_uncached)
99
#define _PGMT_WT		(1UL << PG_uncached | 1UL << PG_arch_1)
100 101 102 103 104 105 106
#define _PGMT_MASK		(1UL << PG_uncached | 1UL << PG_arch_1)
#define _PGMT_CLEAR_MASK	(~_PGMT_MASK)

static inline enum page_cache_mode get_page_memtype(struct page *pg)
{
	unsigned long pg_flags = pg->flags & _PGMT_MASK;

107 108
	if (pg_flags == _PGMT_WB)
		return _PAGE_CACHE_MODE_WB;
109 110 111 112 113
	else if (pg_flags == _PGMT_WC)
		return _PAGE_CACHE_MODE_WC;
	else if (pg_flags == _PGMT_UC_MINUS)
		return _PAGE_CACHE_MODE_UC_MINUS;
	else
114
		return _PAGE_CACHE_MODE_WT;
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
}

static inline void set_page_memtype(struct page *pg,
				    enum page_cache_mode memtype)
{
	unsigned long memtype_flags;
	unsigned long old_flags;
	unsigned long new_flags;

	switch (memtype) {
	case _PAGE_CACHE_MODE_WC:
		memtype_flags = _PGMT_WC;
		break;
	case _PAGE_CACHE_MODE_UC_MINUS:
		memtype_flags = _PGMT_UC_MINUS;
		break;
131 132
	case _PAGE_CACHE_MODE_WT:
		memtype_flags = _PGMT_WT;
133
		break;
134
	case _PAGE_CACHE_MODE_WB:
135
	default:
136
		memtype_flags = _PGMT_WB;
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
		break;
	}

	do {
		old_flags = pg->flags;
		new_flags = (old_flags & _PGMT_CLEAR_MASK) | memtype_flags;
	} while (cmpxchg(&pg->flags, old_flags, new_flags) != old_flags);
}
#else
static inline enum page_cache_mode get_page_memtype(struct page *pg)
{
	return -1;
}
static inline void set_page_memtype(struct page *pg,
				    enum page_cache_mode memtype)
{
}
#endif

156 157 158 159 160 161
enum {
	PAT_UC = 0,		/* uncached */
	PAT_WC = 1,		/* Write combining */
	PAT_WT = 4,		/* Write Through */
	PAT_WP = 5,		/* Write Protected */
	PAT_WB = 6,		/* Write Back (default) */
162
	PAT_UC_MINUS = 7,	/* UC, but can be overridden by MTRR */
163 164
};

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
#define CM(c) (_PAGE_CACHE_MODE_ ## c)

static enum page_cache_mode pat_get_cache_mode(unsigned pat_val, char *msg)
{
	enum page_cache_mode cache;
	char *cache_mode;

	switch (pat_val) {
	case PAT_UC:       cache = CM(UC);       cache_mode = "UC  "; break;
	case PAT_WC:       cache = CM(WC);       cache_mode = "WC  "; break;
	case PAT_WT:       cache = CM(WT);       cache_mode = "WT  "; break;
	case PAT_WP:       cache = CM(WP);       cache_mode = "WP  "; break;
	case PAT_WB:       cache = CM(WB);       cache_mode = "WB  "; break;
	case PAT_UC_MINUS: cache = CM(UC_MINUS); cache_mode = "UC- "; break;
	default:           cache = CM(WB);       cache_mode = "WB  "; break;
	}

	memcpy(msg, cache_mode, 4);

	return cache;
}

#undef CM

/*
 * Update the cache mode to pgprot translation tables according to PAT
 * configuration.
 * Using lower indices is preferred, so we start with highest index.
 */
194
static void __init_cache_modes(u64 pat)
195 196 197
{
	enum page_cache_mode cache;
	char pat_msg[33];
198
	int i;
199 200 201 202 203 204 205

	pat_msg[32] = 0;
	for (i = 7; i >= 0; i--) {
		cache = pat_get_cache_mode((pat >> (i * 8)) & 7,
					   pat_msg + 4 * i);
		update_cache_mode_entry(i, cache);
	}
206
	pr_info("x86/PAT: Configuration [0-7]: %s\n", pat_msg);
207 208
}

209
#define PAT(x, y)	((u64)PAT_ ## y << ((x)*8))
210

211
static void pat_bsp_init(u64 pat)
212
{
213 214
	u64 tmp_pat;

215
	if (!boot_cpu_has(X86_FEATURE_PAT)) {
216 217 218
		pat_disable("PAT not supported by CPU.");
		return;
	}
219

220 221
	rdmsrl(MSR_IA32_CR_PAT, tmp_pat);
	if (!tmp_pat) {
222
		pat_disable("PAT MSR is 0, disabled.");
223
		return;
224 225 226
	}

	wrmsrl(MSR_IA32_CR_PAT, pat);
227

228
	__init_cache_modes(pat);
229 230 231 232
}

static void pat_ap_init(u64 pat)
{
233
	if (!boot_cpu_has(X86_FEATURE_PAT)) {
234 235 236 237 238
		/*
		 * If this happens we are on a secondary CPU, but switched to
		 * PAT on the boot CPU. We have no way to undo PAT.
		 */
		panic("x86/PAT: PAT enabled, but not supported by secondary CPU\n");
239
	}
240

241 242 243
	wrmsrl(MSR_IA32_CR_PAT, pat);
}

244
static void init_cache_modes(void)
245
{
246 247
	u64 pat = 0;
	static int init_cm_done;
248

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
	if (init_cm_done)
		return;

	if (boot_cpu_has(X86_FEATURE_PAT)) {
		/*
		 * CPU supports PAT. Set PAT table to be consistent with
		 * PAT MSR. This case supports "nopat" boot option, and
		 * virtual machine environments which support PAT without
		 * MTRRs. In specific, Xen has unique setup to PAT MSR.
		 *
		 * If PAT MSR returns 0, it is considered invalid and emulates
		 * as No PAT.
		 */
		rdmsrl(MSR_IA32_CR_PAT, pat);
	}

	if (!pat) {
266 267
		/*
		 * No PAT. Emulate the PAT table that corresponds to the two
268 269
		 * cache bits, PWT (Write Through) and PCD (Cache Disable).
		 * This setup is also the same as the BIOS default setup.
270
		 *
271
		 * PTE encoding:
272 273 274 275 276 277 278 279 280 281 282 283 284 285
		 *
		 *       PCD
		 *       |PWT  PAT
		 *       ||    slot
		 *       00    0    WB : _PAGE_CACHE_MODE_WB
		 *       01    1    WT : _PAGE_CACHE_MODE_WT
		 *       10    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *       11    3    UC : _PAGE_CACHE_MODE_UC
		 *
		 * NOTE: When WC or WP is used, it is redirected to UC- per
		 * the default setup in __cachemode2pte_tbl[].
		 */
		pat = PAT(0, WB) | PAT(1, WT) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WT) | PAT(6, UC_MINUS) | PAT(7, UC);
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
	}

	__init_cache_modes(pat);

	init_cm_done = 1;
}

/**
 * pat_init - Initialize PAT MSR and PAT table
 *
 * This function initializes PAT MSR and PAT table with an OS-defined value
 * to enable additional cache attributes, WC and WT.
 *
 * This function must be called on all CPUs using the specific sequence of
 * operations defined in Intel SDM. mtrr_rendezvous_handler() provides this
 * procedure for PAT.
 */
void pat_init(void)
{
	u64 pat;
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (!pat_enabled()) {
		init_cache_modes();
		return;
	}
312

313 314 315
	if ((c->x86_vendor == X86_VENDOR_INTEL) &&
	    (((c->x86 == 0x6) && (c->x86_model <= 0xd)) ||
	     ((c->x86 == 0xf) && (c->x86_model <= 0x6)))) {
316
		/*
317 318 319 320 321 322
		 * PAT support with the lower four entries. Intel Pentium 2,
		 * 3, M, and 4 are affected by PAT errata, which makes the
		 * upper four entries unusable. To be on the safe side, we don't
		 * use those.
		 *
		 *  PTE encoding:
323 324
		 *      PAT
		 *      |PCD
325 326 327 328 329 330
		 *      ||PWT  PAT
		 *      |||    slot
		 *      000    0    WB : _PAGE_CACHE_MODE_WB
		 *      001    1    WC : _PAGE_CACHE_MODE_WC
		 *      010    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *      011    3    UC : _PAGE_CACHE_MODE_UC
331
		 * PAT bit unused
332 333 334
		 *
		 * NOTE: When WT or WP is used, it is redirected to UC- per
		 * the default setup in __cachemode2pte_tbl[].
335 336 337
		 */
		pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, UC);
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
	} else {
		/*
		 * Full PAT support.  We put WT in slot 7 to improve
		 * robustness in the presence of errata that might cause
		 * the high PAT bit to be ignored.  This way, a buggy slot 7
		 * access will hit slot 3, and slot 3 is UC, so at worst
		 * we lose performance without causing a correctness issue.
		 * Pentium 4 erratum N46 is an example for such an erratum,
		 * although we try not to use PAT at all on affected CPUs.
		 *
		 *  PTE encoding:
		 *      PAT
		 *      |PCD
		 *      ||PWT  PAT
		 *      |||    slot
		 *      000    0    WB : _PAGE_CACHE_MODE_WB
		 *      001    1    WC : _PAGE_CACHE_MODE_WC
		 *      010    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *      011    3    UC : _PAGE_CACHE_MODE_UC
		 *      100    4    WB : Reserved
		 *      101    5    WC : Reserved
		 *      110    6    UC-: Reserved
		 *      111    7    WT : _PAGE_CACHE_MODE_WT
		 *
		 * The reserved slots are unused, but mapped to their
		 * corresponding types in the presence of PAT errata.
		 */
		pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, WT);
367
	}
368

369 370 371 372 373
	if (!boot_cpu_done) {
		pat_bsp_init(pat);
		boot_cpu_done = true;
	} else {
		pat_ap_init(pat);
374
	}
375 376 377 378
}

#undef PAT

379
static DEFINE_SPINLOCK(memtype_lock);	/* protects memtype accesses */
380

381 382 383 384 385 386 387
/*
 * Does intersection of PAT memory type and MTRR memory type and returns
 * the resulting memory type as PAT understands it.
 * (Type in pat and mtrr will not have same value)
 * The intersection is based on "Effective Memory Type" tables in IA-32
 * SDM vol 3a
 */
388 389
static unsigned long pat_x_mtrr_type(u64 start, u64 end,
				     enum page_cache_mode req_type)
390
{
391 392 393 394
	/*
	 * Look for MTRR hint to get the effective type in case where PAT
	 * request is for WB.
	 */
395
	if (req_type == _PAGE_CACHE_MODE_WB) {
396
		u8 mtrr_type, uniform;
397

398
		mtrr_type = mtrr_type_lookup(start, end, &uniform);
399
		if (mtrr_type != MTRR_TYPE_WRBACK)
400
			return _PAGE_CACHE_MODE_UC_MINUS;
401

402
		return _PAGE_CACHE_MODE_WB;
403 404 405
	}

	return req_type;
406 407
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
struct pagerange_state {
	unsigned long		cur_pfn;
	int			ram;
	int			not_ram;
};

static int
pagerange_is_ram_callback(unsigned long initial_pfn, unsigned long total_nr_pages, void *arg)
{
	struct pagerange_state *state = arg;

	state->not_ram	|= initial_pfn > state->cur_pfn;
	state->ram	|= total_nr_pages > 0;
	state->cur_pfn	 = initial_pfn + total_nr_pages;

	return state->ram && state->not_ram;
}

426
static int pat_pagerange_is_ram(resource_size_t start, resource_size_t end)
427
{
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
	int ret = 0;
	unsigned long start_pfn = start >> PAGE_SHIFT;
	unsigned long end_pfn = (end + PAGE_SIZE - 1) >> PAGE_SHIFT;
	struct pagerange_state state = {start_pfn, 0, 0};

	/*
	 * For legacy reasons, physical address range in the legacy ISA
	 * region is tracked as non-RAM. This will allow users of
	 * /dev/mem to map portions of legacy ISA region, even when
	 * some of those portions are listed(or not even listed) with
	 * different e820 types(RAM/reserved/..)
	 */
	if (start_pfn < ISA_END_ADDRESS >> PAGE_SHIFT)
		start_pfn = ISA_END_ADDRESS >> PAGE_SHIFT;

	if (start_pfn < end_pfn) {
		ret = walk_system_ram_range(start_pfn, end_pfn - start_pfn,
				&state, pagerange_is_ram_callback);
446 447
	}

448
	return (ret > 0) ? -1 : (state.ram ? 1 : 0);
449 450
}

451
/*
452
 * For RAM pages, we use page flags to mark the pages with appropriate type.
453 454 455 456
 * The page flags are limited to four types, WB (default), WC, WT and UC-.
 * WP request fails with -EINVAL, and UC gets redirected to UC-.  Setting
 * a new memory type is only allowed for a page mapped with the default WB
 * type.
457 458 459 460
 *
 * Here we do two passes:
 * - Find the memtype of all the pages in the range, look for any conflicts.
 * - In case of no conflicts, set the new memtype for pages in the range.
461
 */
462 463 464
static int reserve_ram_pages_type(u64 start, u64 end,
				  enum page_cache_mode req_type,
				  enum page_cache_mode *new_type)
465 466
{
	struct page *page;
467 468
	u64 pfn;

469
	if (req_type == _PAGE_CACHE_MODE_WP) {
470 471 472 473 474
		if (new_type)
			*new_type = _PAGE_CACHE_MODE_UC_MINUS;
		return -EINVAL;
	}

475
	if (req_type == _PAGE_CACHE_MODE_UC) {
476 477
		/* We do not support strong UC */
		WARN_ON_ONCE(1);
478
		req_type = _PAGE_CACHE_MODE_UC_MINUS;
479
	}
480 481

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
482
		enum page_cache_mode type;
483

484 485
		page = pfn_to_page(pfn);
		type = get_page_memtype(page);
486
		if (type != _PAGE_CACHE_MODE_WB) {
487
			pr_info("x86/PAT: reserve_ram_pages_type failed [mem %#010Lx-%#010Lx], track 0x%x, req 0x%x\n",
488
				start, end - 1, type, req_type);
489 490 491 492 493
			if (new_type)
				*new_type = type;

			return -EBUSY;
		}
494 495
	}

496 497 498 499
	if (new_type)
		*new_type = req_type;

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
500
		page = pfn_to_page(pfn);
501
		set_page_memtype(page, req_type);
502
	}
503
	return 0;
504 505 506 507 508
}

static int free_ram_pages_type(u64 start, u64 end)
{
	struct page *page;
509
	u64 pfn;
510 511 512

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
		page = pfn_to_page(pfn);
513
		set_page_memtype(page, _PAGE_CACHE_MODE_WB);
514 515 516 517
	}
	return 0;
}

518 519
/*
 * req_type typically has one of the:
520 521 522 523
 * - _PAGE_CACHE_MODE_WB
 * - _PAGE_CACHE_MODE_WC
 * - _PAGE_CACHE_MODE_UC_MINUS
 * - _PAGE_CACHE_MODE_UC
524
 * - _PAGE_CACHE_MODE_WT
525
 *
526 527 528
 * If new_type is NULL, function will return an error if it cannot reserve the
 * region with req_type. If new_type is non-NULL, function will return
 * available type in new_type in case of no error. In case of any error
529 530
 * it will return a negative return value.
 */
531 532
int reserve_memtype(u64 start, u64 end, enum page_cache_mode req_type,
		    enum page_cache_mode *new_type)
533
{
534
	struct memtype *new;
535
	enum page_cache_mode actual_type;
536
	int is_range_ram;
I
Ingo Molnar 已提交
537
	int err = 0;
538

I
Ingo Molnar 已提交
539
	BUG_ON(start >= end); /* end is exclusive */
540

541
	if (!pat_enabled()) {
542
		/* This is identical to page table setting without PAT */
543 544
		if (new_type)
			*new_type = req_type;
545 546 547 548
		return 0;
	}

	/* Low ISA region is always mapped WB in page table. No need to track */
549
	if (x86_platform.is_untracked_pat_range(start, end)) {
550
		if (new_type)
551
			*new_type = _PAGE_CACHE_MODE_WB;
552 553 554
		return 0;
	}

555 556 557 558 559 560
	/*
	 * Call mtrr_lookup to get the type hint. This is an
	 * optimization for /dev/mem mmap'ers into WB memory (BIOS
	 * tools and ACPI tools). Use WB request for WB memory and use
	 * UC_MINUS otherwise.
	 */
561
	actual_type = pat_x_mtrr_type(start, end, req_type);
562

563 564 565
	if (new_type)
		*new_type = actual_type;

566
	is_range_ram = pat_pagerange_is_ram(start, end);
567 568 569 570 571 572
	if (is_range_ram == 1) {

		err = reserve_ram_pages_type(start, end, req_type, new_type);

		return err;
	} else if (is_range_ram < 0) {
573
		return -EINVAL;
574
	}
575

576
	new  = kzalloc(sizeof(struct memtype), GFP_KERNEL);
577
	if (!new)
578 579
		return -ENOMEM;

I
Ingo Molnar 已提交
580 581 582
	new->start	= start;
	new->end	= end;
	new->type	= actual_type;
583 584 585

	spin_lock(&memtype_lock);

586
	err = rbt_memtype_check_insert(new, new_type);
587
	if (err) {
588 589 590
		pr_info("x86/PAT: reserve_memtype failed [mem %#010Lx-%#010Lx], track %s, req %s\n",
			start, end - 1,
			cattr_name(new->type), cattr_name(req_type));
591
		kfree(new);
592
		spin_unlock(&memtype_lock);
I
Ingo Molnar 已提交
593

594 595 596 597
		return err;
	}

	spin_unlock(&memtype_lock);
598

599 600
	dprintk("reserve_memtype added [mem %#010Lx-%#010Lx], track %s, req %s, ret %s\n",
		start, end - 1, cattr_name(new->type), cattr_name(req_type),
601 602
		new_type ? cattr_name(*new_type) : "-");

603 604 605 606 607 608
	return err;
}

int free_memtype(u64 start, u64 end)
{
	int err = -EINVAL;
609
	int is_range_ram;
610
	struct memtype *entry;
611

612
	if (!pat_enabled())
613 614 615
		return 0;

	/* Low ISA region is always mapped WB. No need to track */
616
	if (x86_platform.is_untracked_pat_range(start, end))
617 618
		return 0;

619
	is_range_ram = pat_pagerange_is_ram(start, end);
620 621 622 623 624 625
	if (is_range_ram == 1) {

		err = free_ram_pages_type(start, end);

		return err;
	} else if (is_range_ram < 0) {
626
		return -EINVAL;
627
	}
628

629
	spin_lock(&memtype_lock);
630
	entry = rbt_memtype_erase(start, end);
631 632
	spin_unlock(&memtype_lock);

633
	if (IS_ERR(entry)) {
634 635
		pr_info("x86/PAT: %s:%d freeing invalid memtype [mem %#010Lx-%#010Lx]\n",
			current->comm, current->pid, start, end - 1);
636
		return -EINVAL;
637
	}
638

639 640
	kfree(entry);

641
	dprintk("free_memtype request [mem %#010Lx-%#010Lx]\n", start, end - 1);
I
Ingo Molnar 已提交
642

643
	return 0;
644 645
}

646

647 648 649 650 651 652
/**
 * lookup_memtype - Looksup the memory type for a physical address
 * @paddr: physical address of which memory type needs to be looked up
 *
 * Only to be called when PAT is enabled
 *
653
 * Returns _PAGE_CACHE_MODE_WB, _PAGE_CACHE_MODE_WC, _PAGE_CACHE_MODE_UC_MINUS
654
 * or _PAGE_CACHE_MODE_WT.
655
 */
656
static enum page_cache_mode lookup_memtype(u64 paddr)
657
{
658
	enum page_cache_mode rettype = _PAGE_CACHE_MODE_WB;
659 660
	struct memtype *entry;

661
	if (x86_platform.is_untracked_pat_range(paddr, paddr + PAGE_SIZE))
662 663 664 665 666
		return rettype;

	if (pat_pagerange_is_ram(paddr, paddr + PAGE_SIZE)) {
		struct page *page;

667 668
		page = pfn_to_page(paddr >> PAGE_SHIFT);
		return get_page_memtype(page);
669 670 671 672
	}

	spin_lock(&memtype_lock);

673
	entry = rbt_memtype_lookup(paddr);
674 675 676
	if (entry != NULL)
		rettype = entry->type;
	else
677
		rettype = _PAGE_CACHE_MODE_UC_MINUS;
678 679 680 681 682

	spin_unlock(&memtype_lock);
	return rettype;
}

683 684 685 686 687 688 689 690 691 692 693
/**
 * io_reserve_memtype - Request a memory type mapping for a region of memory
 * @start: start (physical address) of the region
 * @end: end (physical address) of the region
 * @type: A pointer to memtype, with requested type. On success, requested
 * or any other compatible type that was available for the region is returned
 *
 * On success, returns 0
 * On failure, returns non-zero
 */
int io_reserve_memtype(resource_size_t start, resource_size_t end,
694
			enum page_cache_mode *type)
695
{
696
	resource_size_t size = end - start;
697 698
	enum page_cache_mode req_type = *type;
	enum page_cache_mode new_type;
699 700
	int ret;

701
	WARN_ON_ONCE(iomem_map_sanity_check(start, size));
702 703 704 705 706

	ret = reserve_memtype(start, end, req_type, &new_type);
	if (ret)
		goto out_err;

707
	if (!is_new_memtype_allowed(start, size, req_type, new_type))
708 709
		goto out_free;

710
	if (kernel_map_sync_memtype(start, size, new_type) < 0)
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
		goto out_free;

	*type = new_type;
	return 0;

out_free:
	free_memtype(start, end);
	ret = -EBUSY;
out_err:
	return ret;
}

/**
 * io_free_memtype - Release a memory type mapping for a region of memory
 * @start: start (physical address) of the region
 * @end: end (physical address) of the region
 */
void io_free_memtype(resource_size_t start, resource_size_t end)
{
	free_memtype(start, end);
}

733 734 735 736 737 738 739 740 741 742 743 744 745 746
int arch_io_reserve_memtype_wc(resource_size_t start, resource_size_t size)
{
	enum page_cache_mode type = _PAGE_CACHE_MODE_WC;

	return io_reserve_memtype(start, start + size, &type);
}
EXPORT_SYMBOL(arch_io_reserve_memtype_wc);

void arch_io_free_memtype_wc(resource_size_t start, resource_size_t size)
{
	io_free_memtype(start, start + size);
}
EXPORT_SYMBOL(arch_io_free_memtype_wc);

747 748 749 750 751 752
pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
				unsigned long size, pgprot_t vma_prot)
{
	return vma_prot;
}

753
#ifdef CONFIG_STRICT_DEVMEM
754
/* This check is done in drivers/char/mem.c in case of STRICT_DEVMEM */
755 756 757 758 759
static inline int range_is_allowed(unsigned long pfn, unsigned long size)
{
	return 1;
}
#else
760
/* This check is needed to avoid cache aliasing when PAT is enabled */
761 762 763 764 765 766
static inline int range_is_allowed(unsigned long pfn, unsigned long size)
{
	u64 from = ((u64)pfn) << PAGE_SHIFT;
	u64 to = from + size;
	u64 cursor = from;

767
	if (!pat_enabled())
768 769
		return 1;

770
	while (cursor < to) {
771
		if (!devmem_is_allowed(pfn))
772 773 774 775 776 777
			return 0;
		cursor += PAGE_SIZE;
		pfn++;
	}
	return 1;
}
778
#endif /* CONFIG_STRICT_DEVMEM */
779

780 781 782
int phys_mem_access_prot_allowed(struct file *file, unsigned long pfn,
				unsigned long size, pgprot_t *vma_prot)
{
783
	enum page_cache_mode pcm = _PAGE_CACHE_MODE_WB;
784

785 786 787
	if (!range_is_allowed(pfn, size))
		return 0;

788
	if (file->f_flags & O_DSYNC)
789
		pcm = _PAGE_CACHE_MODE_UC_MINUS;
790

791
	*vma_prot = __pgprot((pgprot_val(*vma_prot) & ~_PAGE_CACHE_MASK) |
792
			     cachemode2protval(pcm));
793 794
	return 1;
}
795

796 797 798 799
/*
 * Change the memory type for the physial address range in kernel identity
 * mapping space if that range is a part of identity map.
 */
800 801
int kernel_map_sync_memtype(u64 base, unsigned long size,
			    enum page_cache_mode pcm)
802 803 804
{
	unsigned long id_sz;

805
	if (base > __pa(high_memory-1))
806 807
		return 0;

808 809 810 811 812 813 814
	/*
	 * some areas in the middle of the kernel identity range
	 * are not mapped, like the PCI space.
	 */
	if (!page_is_ram(base >> PAGE_SHIFT))
		return 0;

815
	id_sz = (__pa(high_memory-1) <= base + size) ?
816 817 818
				__pa(high_memory) - base :
				size;

819
	if (ioremap_change_attr((unsigned long)__va(base), id_sz, pcm) < 0) {
820
		pr_info("x86/PAT: %s:%d ioremap_change_attr failed %s for [mem %#010Lx-%#010Lx]\n",
821
			current->comm, current->pid,
822
			cattr_name(pcm),
823
			base, (unsigned long long)(base + size-1));
824 825 826 827 828
		return -EINVAL;
	}
	return 0;
}

829 830 831 832 833
/*
 * Internal interface to reserve a range of physical memory with prot.
 * Reserved non RAM regions only and after successful reserve_memtype,
 * this func also keeps identity mapping (if any) in sync with this new prot.
 */
834 835
static int reserve_pfn_range(u64 paddr, unsigned long size, pgprot_t *vma_prot,
				int strict_prot)
836 837
{
	int is_ram = 0;
838
	int ret;
839 840
	enum page_cache_mode want_pcm = pgprot2cachemode(*vma_prot);
	enum page_cache_mode pcm = want_pcm;
841

842
	is_ram = pat_pagerange_is_ram(paddr, paddr + size);
843

844
	/*
845 846 847
	 * reserve_pfn_range() for RAM pages. We do not refcount to keep
	 * track of number of mappings of RAM pages. We can assert that
	 * the type requested matches the type of first page in the range.
848
	 */
849
	if (is_ram) {
850
		if (!pat_enabled())
851 852
			return 0;

853 854
		pcm = lookup_memtype(paddr);
		if (want_pcm != pcm) {
855
			pr_warn("x86/PAT: %s:%d map pfn RAM range req %s for [mem %#010Lx-%#010Lx], got %s\n",
856
				current->comm, current->pid,
857
				cattr_name(want_pcm),
858
				(unsigned long long)paddr,
859
				(unsigned long long)(paddr + size - 1),
860
				cattr_name(pcm));
861
			*vma_prot = __pgprot((pgprot_val(*vma_prot) &
862 863
					     (~_PAGE_CACHE_MASK)) |
					     cachemode2protval(pcm));
864
		}
865
		return 0;
866
	}
867

868
	ret = reserve_memtype(paddr, paddr + size, want_pcm, &pcm);
869 870 871
	if (ret)
		return ret;

872
	if (pcm != want_pcm) {
873
		if (strict_prot ||
874
		    !is_new_memtype_allowed(paddr, size, want_pcm, pcm)) {
875
			free_memtype(paddr, paddr + size);
876 877 878 879 880 881
			pr_err("x86/PAT: %s:%d map pfn expected mapping type %s for [mem %#010Lx-%#010Lx], got %s\n",
			       current->comm, current->pid,
			       cattr_name(want_pcm),
			       (unsigned long long)paddr,
			       (unsigned long long)(paddr + size - 1),
			       cattr_name(pcm));
882 883 884 885 886 887 888 889
			return -EINVAL;
		}
		/*
		 * We allow returning different type than the one requested in
		 * non strict case.
		 */
		*vma_prot = __pgprot((pgprot_val(*vma_prot) &
				      (~_PAGE_CACHE_MASK)) |
890
				     cachemode2protval(pcm));
891 892
	}

893
	if (kernel_map_sync_memtype(paddr, size, pcm) < 0) {
894 895 896 897 898 899 900 901 902 903 904 905 906 907
		free_memtype(paddr, paddr + size);
		return -EINVAL;
	}
	return 0;
}

/*
 * Internal interface to free a range of physical memory.
 * Frees non RAM regions only.
 */
static void free_pfn_range(u64 paddr, unsigned long size)
{
	int is_ram;

908
	is_ram = pat_pagerange_is_ram(paddr, paddr + size);
909 910 911 912 913
	if (is_ram == 0)
		free_memtype(paddr, paddr + size);
}

/*
914
 * track_pfn_copy is called when vma that is covering the pfnmap gets
915 916 917 918 919
 * copied through copy_page_range().
 *
 * If the vma has a linear pfn mapping for the entire range, we get the prot
 * from pte and reserve the entire vma range with single reserve_pfn_range call.
 */
920
int track_pfn_copy(struct vm_area_struct *vma)
921
{
922
	resource_size_t paddr;
923
	unsigned long prot;
924
	unsigned long vma_size = vma->vm_end - vma->vm_start;
925
	pgprot_t pgprot;
926

927
	if (vma->vm_flags & VM_PAT) {
928
		/*
929 930
		 * reserve the whole chunk covered by vma. We need the
		 * starting address and protection from pte.
931
		 */
932
		if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
933
			WARN_ON_ONCE(1);
934
			return -EINVAL;
935
		}
936 937
		pgprot = __pgprot(prot);
		return reserve_pfn_range(paddr, vma_size, &pgprot, 1);
938 939 940 941 942 943
	}

	return 0;
}

/*
944 945 946 947
 * prot is passed in as a parameter for the new mapping. If the vma has
 * a linear pfn mapping for the entire range, or no vma is provided,
 * reserve the entire pfn + size range with single reserve_pfn_range
 * call.
948
 */
949
int track_pfn_remap(struct vm_area_struct *vma, pgprot_t *prot,
950
		    unsigned long pfn, unsigned long addr, unsigned long size)
951
{
952
	resource_size_t paddr = (resource_size_t)pfn << PAGE_SHIFT;
953
	enum page_cache_mode pcm;
954

955
	/* reserve the whole chunk starting from paddr */
956 957
	if (!vma || (addr == vma->vm_start
				&& size == (vma->vm_end - vma->vm_start))) {
958 959 960
		int ret;

		ret = reserve_pfn_range(paddr, size, prot, 0);
961
		if (ret == 0 && vma)
962 963 964
			vma->vm_flags |= VM_PAT;
		return ret;
	}
965

966
	if (!pat_enabled())
967 968
		return 0;

969 970 971 972
	/*
	 * For anything smaller than the vma size we set prot based on the
	 * lookup.
	 */
973
	pcm = lookup_memtype(paddr);
974 975 976 977 978

	/* Check memtype for the remaining pages */
	while (size > PAGE_SIZE) {
		size -= PAGE_SIZE;
		paddr += PAGE_SIZE;
979
		if (pcm != lookup_memtype(paddr))
980 981 982
			return -EINVAL;
	}

983
	*prot = __pgprot((pgprot_val(*prot) & (~_PAGE_CACHE_MASK)) |
984
			 cachemode2protval(pcm));
985 986 987 988

	return 0;
}

989
void track_pfn_insert(struct vm_area_struct *vma, pgprot_t *prot, pfn_t pfn)
990
{
991
	enum page_cache_mode pcm;
992

993
	if (!pat_enabled())
994
		return;
995 996

	/* Set prot based on lookup */
997
	pcm = lookup_memtype(pfn_t_to_phys(pfn));
998
	*prot = __pgprot((pgprot_val(*prot) & (~_PAGE_CACHE_MASK)) |
999
			 cachemode2protval(pcm));
1000 1001 1002
}

/*
1003
 * untrack_pfn is called while unmapping a pfnmap for a region.
1004
 * untrack can be called for a specific region indicated by pfn and size or
1005
 * can be for the entire vma (in which case pfn, size are zero).
1006
 */
1007 1008
void untrack_pfn(struct vm_area_struct *vma, unsigned long pfn,
		 unsigned long size)
1009
{
1010
	resource_size_t paddr;
1011
	unsigned long prot;
1012

1013
	if (vma && !(vma->vm_flags & VM_PAT))
1014
		return;
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024

	/* free the chunk starting from pfn or the whole chunk */
	paddr = (resource_size_t)pfn << PAGE_SHIFT;
	if (!paddr && !size) {
		if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
			WARN_ON_ONCE(1);
			return;
		}

		size = vma->vm_end - vma->vm_start;
1025
	}
1026
	free_pfn_range(paddr, size);
1027 1028
	if (vma)
		vma->vm_flags &= ~VM_PAT;
1029 1030
}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
/*
 * untrack_pfn_moved is called, while mremapping a pfnmap for a new region,
 * with the old vma after its pfnmap page table has been removed.  The new
 * vma has a new pfnmap to the same pfn & cache type with VM_PAT set.
 */
void untrack_pfn_moved(struct vm_area_struct *vma)
{
	vma->vm_flags &= ~VM_PAT;
}

1041 1042
pgprot_t pgprot_writecombine(pgprot_t prot)
{
1043
	return __pgprot(pgprot_val(prot) |
1044
				cachemode2protval(_PAGE_CACHE_MODE_WC));
1045
}
1046
EXPORT_SYMBOL_GPL(pgprot_writecombine);
1047

1048 1049 1050 1051 1052 1053 1054
pgprot_t pgprot_writethrough(pgprot_t prot)
{
	return __pgprot(pgprot_val(prot) |
				cachemode2protval(_PAGE_CACHE_MODE_WT));
}
EXPORT_SYMBOL_GPL(pgprot_writethrough);

1055
#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_X86_PAT)
1056 1057 1058

static struct memtype *memtype_get_idx(loff_t pos)
{
1059 1060
	struct memtype *print_entry;
	int ret;
1061

1062
	print_entry  = kzalloc(sizeof(struct memtype), GFP_KERNEL);
1063 1064 1065 1066
	if (!print_entry)
		return NULL;

	spin_lock(&memtype_lock);
1067
	ret = rbt_memtype_copy_nth_element(print_entry, pos);
1068
	spin_unlock(&memtype_lock);
I
Ingo Molnar 已提交
1069

1070 1071 1072 1073 1074 1075
	if (!ret) {
		return print_entry;
	} else {
		kfree(print_entry);
		return NULL;
	}
1076 1077 1078 1079 1080 1081
}

static void *memtype_seq_start(struct seq_file *seq, loff_t *pos)
{
	if (*pos == 0) {
		++*pos;
1082
		seq_puts(seq, "PAT memtype list:\n");
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	}

	return memtype_get_idx(*pos);
}

static void *memtype_seq_next(struct seq_file *seq, void *v, loff_t *pos)
{
	++*pos;
	return memtype_get_idx(*pos);
}

static void memtype_seq_stop(struct seq_file *seq, void *v)
{
}

static int memtype_seq_show(struct seq_file *seq, void *v)
{
	struct memtype *print_entry = (struct memtype *)v;

	seq_printf(seq, "%s @ 0x%Lx-0x%Lx\n", cattr_name(print_entry->type),
			print_entry->start, print_entry->end);
	kfree(print_entry);
I
Ingo Molnar 已提交
1105

1106 1107 1108
	return 0;
}

T
Tobias Klauser 已提交
1109
static const struct seq_operations memtype_seq_ops = {
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	.start = memtype_seq_start,
	.next  = memtype_seq_next,
	.stop  = memtype_seq_stop,
	.show  = memtype_seq_show,
};

static int memtype_seq_open(struct inode *inode, struct file *file)
{
	return seq_open(file, &memtype_seq_ops);
}

static const struct file_operations memtype_fops = {
	.open    = memtype_seq_open,
	.read    = seq_read,
	.llseek  = seq_lseek,
	.release = seq_release,
};

static int __init pat_memtype_list_init(void)
{
1130
	if (pat_enabled()) {
1131 1132 1133
		debugfs_create_file("pat_memtype_list", S_IRUSR,
				    arch_debugfs_dir, NULL, &memtype_fops);
	}
1134 1135 1136 1137 1138
	return 0;
}

late_initcall(pat_memtype_list_init);

1139
#endif /* CONFIG_DEBUG_FS && CONFIG_X86_PAT */