intel_fbc.c 26.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

R
Rodrigo Vivi 已提交
41 42 43
#include "intel_drv.h"
#include "i915_drv.h"

44
static void i8xx_fbc_disable(struct drm_i915_private *dev_priv)
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
{
	u32 fbc_ctl;

	dev_priv->fbc.enabled = false;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}

	DRM_DEBUG_KMS("disabled FBC\n");
}

67
static void i8xx_fbc_enable(struct intel_crtc *crtc)
68
{
69 70
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
71 72 73 74 75 76 77
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

	dev_priv->fbc.enabled = true;

78 79
	/* Note: fbc.threshold == 1 for i8xx */
	cfb_pitch = dev_priv->fbc.uncompressed_size / FBC_LL_SIZE;
80 81 82 83
	if (fb->pitches[0] < cfb_pitch)
		cfb_pitch = fb->pitches[0];

	/* FBC_CTL wants 32B or 64B units */
84
	if (IS_GEN2(dev_priv))
85 86 87 88 89 90 91 92
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
		I915_WRITE(FBC_TAG + (i * 4), 0);

93
	if (IS_GEN4(dev_priv)) {
94 95 96 97
		u32 fbc_ctl2;

		/* Set it up... */
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
98
		fbc_ctl2 |= FBC_CTL_PLANE(crtc->plane);
99
		I915_WRITE(FBC_CONTROL2, fbc_ctl2);
100
		I915_WRITE(FBC_FENCE_OFF, crtc->base.y);
101 102 103 104 105 106
	}

	/* enable it... */
	fbc_ctl = I915_READ(FBC_CONTROL);
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
107
	if (IS_I945GM(dev_priv))
108 109 110 111 112 113
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
	fbc_ctl |= obj->fence_reg;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
114
		      cfb_pitch, crtc->base.y, plane_name(crtc->plane));
115 116
}

117
static bool i8xx_fbc_enabled(struct drm_i915_private *dev_priv)
118 119 120 121
{
	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

122
static void g4x_fbc_enable(struct intel_crtc *crtc)
123
{
124 125
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
126 127 128 129 130
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;

	dev_priv->fbc.enabled = true;

131
	dpfc_ctl = DPFC_CTL_PLANE(crtc->plane) | DPFC_SR_EN;
132 133 134 135 136 137
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
	dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;

138
	I915_WRITE(DPFC_FENCE_YOFF, crtc->base.y);
139 140 141 142

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

143
	DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc->plane));
144 145
}

146
static void g4x_fbc_disable(struct drm_i915_private *dev_priv)
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
{
	u32 dpfc_ctl;

	dev_priv->fbc.enabled = false;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);

		DRM_DEBUG_KMS("disabled FBC\n");
	}
}

162
static bool g4x_fbc_enabled(struct drm_i915_private *dev_priv)
163 164 165 166
{
	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

167
static void intel_fbc_nuke(struct drm_i915_private *dev_priv)
168
{
169 170
	I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
	POSTING_READ(MSG_FBC_REND_STATE);
171 172
}

173
static void ilk_fbc_enable(struct intel_crtc *crtc)
174
{
175 176
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
177 178
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;
179
	int threshold = dev_priv->fbc.threshold;
180 181 182

	dev_priv->fbc.enabled = true;

183
	dpfc_ctl = DPFC_CTL_PLANE(crtc->plane);
184
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
185
		threshold++;
186

187
	switch (threshold) {
188 189 190 191 192 193 194 195 196 197 198 199
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
	dpfc_ctl |= DPFC_CTL_FENCE_EN;
200
	if (IS_GEN5(dev_priv))
201 202
		dpfc_ctl |= obj->fence_reg;

203
	I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->base.y);
204 205 206 207
	I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
	/* enable it... */
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

208
	if (IS_GEN6(dev_priv)) {
209 210
		I915_WRITE(SNB_DPFC_CTL_SA,
			   SNB_CPU_FENCE_ENABLE | obj->fence_reg);
211
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->base.y);
212 213
	}

214 215
	intel_fbc_nuke(dev_priv);

216
	DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc->plane));
217 218
}

219
static void ilk_fbc_disable(struct drm_i915_private *dev_priv)
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
{
	u32 dpfc_ctl;

	dev_priv->fbc.enabled = false;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);

		DRM_DEBUG_KMS("disabled FBC\n");
	}
}

235
static bool ilk_fbc_enabled(struct drm_i915_private *dev_priv)
236 237 238 239
{
	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

240
static void gen7_fbc_enable(struct intel_crtc *crtc)
241
{
242 243
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct drm_framebuffer *fb = crtc->base.primary->fb;
244 245
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
	u32 dpfc_ctl;
246
	int threshold = dev_priv->fbc.threshold;
247 248 249

	dev_priv->fbc.enabled = true;

250
	dpfc_ctl = 0;
251
	if (IS_IVYBRIDGE(dev_priv))
252
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(crtc->plane);
253

254
	if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
255
		threshold++;
256

257
	switch (threshold) {
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

	dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);

277
	if (IS_IVYBRIDGE(dev_priv)) {
278 279 280 281 282 283
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
	} else {
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
284 285
		I915_WRITE(CHICKEN_PIPESL_1(crtc->pipe),
			   I915_READ(CHICKEN_PIPESL_1(crtc->pipe)) |
286 287 288 289 290
			   HSW_FBCQ_DIS);
	}

	I915_WRITE(SNB_DPFC_CTL_SA,
		   SNB_CPU_FENCE_ENABLE | obj->fence_reg);
291
	I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->base.y);
292

293
	intel_fbc_nuke(dev_priv);
294

295
	DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc->plane));
296 297
}

R
Rodrigo Vivi 已提交
298 299
/**
 * intel_fbc_enabled - Is FBC enabled?
300
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
301 302 303 304 305
 *
 * This function is used to verify the current state of FBC.
 * FIXME: This should be tracked in the plane config eventually
 *        instead of queried at runtime for most callers.
 */
306
bool intel_fbc_enabled(struct drm_i915_private *dev_priv)
307 308 309 310 311 312 313 314 315
{
	return dev_priv->fbc.enabled;
}

static void intel_fbc_work_fn(struct work_struct *__work)
{
	struct intel_fbc_work *work =
		container_of(to_delayed_work(__work),
			     struct intel_fbc_work, work);
316 317
	struct drm_i915_private *dev_priv = work->crtc->base.dev->dev_private;
	struct drm_framebuffer *crtc_fb = work->crtc->base.primary->fb;
318

P
Paulo Zanoni 已提交
319
	mutex_lock(&dev_priv->fbc.lock);
320 321 322 323
	if (work == dev_priv->fbc.fbc_work) {
		/* Double check that we haven't switched fb without cancelling
		 * the prior work.
		 */
324
		if (crtc_fb == work->fb) {
325
			dev_priv->fbc.enable_fbc(work->crtc);
326

327 328 329
			dev_priv->fbc.crtc = work->crtc;
			dev_priv->fbc.fb_id = crtc_fb->base.id;
			dev_priv->fbc.y = work->crtc->base.y;
330 331 332 333
		}

		dev_priv->fbc.fbc_work = NULL;
	}
P
Paulo Zanoni 已提交
334
	mutex_unlock(&dev_priv->fbc.lock);
335 336 337 338 339 340

	kfree(work);
}

static void intel_fbc_cancel_work(struct drm_i915_private *dev_priv)
{
P
Paulo Zanoni 已提交
341 342
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
	if (dev_priv->fbc.fbc_work == NULL)
		return;

	DRM_DEBUG_KMS("cancelling pending FBC enable\n");

	/* Synchronisation is provided by struct_mutex and checking of
	 * dev_priv->fbc.fbc_work, so we can perform the cancellation
	 * entirely asynchronously.
	 */
	if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
		/* tasklet was killed before being run, clean up */
		kfree(dev_priv->fbc.fbc_work);

	/* Mark the work as no longer wanted so that if it does
	 * wake-up (because the work was already running and waiting
	 * for our mutex), it will discover that is no longer
	 * necessary to run.
	 */
	dev_priv->fbc.fbc_work = NULL;
}

364
static void intel_fbc_enable(struct intel_crtc *crtc)
365 366
{
	struct intel_fbc_work *work;
367
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
368

P
Paulo Zanoni 已提交
369 370
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

371 372 373 374 375
	intel_fbc_cancel_work(dev_priv);

	work = kzalloc(sizeof(*work), GFP_KERNEL);
	if (work == NULL) {
		DRM_ERROR("Failed to allocate FBC work structure\n");
376
		dev_priv->fbc.enable_fbc(crtc);
377 378 379 380
		return;
	}

	work->crtc = crtc;
381
	work->fb = crtc->base.primary->fb;
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
	INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);

	dev_priv->fbc.fbc_work = work;

	/* Delay the actual enabling to let pageflipping cease and the
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
	 *
	 * A more complicated solution would involve tracking vblanks
	 * following the termination of the page-flipping sequence
	 * and indeed performing the enable as a co-routine and not
	 * waiting synchronously upon the vblank.
	 *
	 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
	 */
	schedule_delayed_work(&work->work, msecs_to_jiffies(50));
}

402
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
403 404 405 406 407
{
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

	intel_fbc_cancel_work(dev_priv);

408
	dev_priv->fbc.disable_fbc(dev_priv);
P
Paulo Zanoni 已提交
409 410 411
	dev_priv->fbc.crtc = NULL;
}

R
Rodrigo Vivi 已提交
412 413
/**
 * intel_fbc_disable - disable FBC
414
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
415 416 417
 *
 * This function disables FBC.
 */
418
void intel_fbc_disable(struct drm_i915_private *dev_priv)
419
{
420
	if (!dev_priv->fbc.enable_fbc)
421 422
		return;

P
Paulo Zanoni 已提交
423
	mutex_lock(&dev_priv->fbc.lock);
424
	__intel_fbc_disable(dev_priv);
P
Paulo Zanoni 已提交
425 426
	mutex_unlock(&dev_priv->fbc.lock);
}
427

P
Paulo Zanoni 已提交
428 429 430 431 432 433 434 435
/*
 * intel_fbc_disable_crtc - disable FBC if it's associated with crtc
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
void intel_fbc_disable_crtc(struct intel_crtc *crtc)
{
436
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
437

438
	if (!dev_priv->fbc.enable_fbc)
439 440
		return;

P
Paulo Zanoni 已提交
441 442
	mutex_lock(&dev_priv->fbc.lock);
	if (dev_priv->fbc.crtc == crtc)
443
		__intel_fbc_disable(dev_priv);
P
Paulo Zanoni 已提交
444
	mutex_unlock(&dev_priv->fbc.lock);
445 446
}

447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
const char *intel_no_fbc_reason_str(enum no_fbc_reason reason)
{
	switch (reason) {
	case FBC_OK:
		return "FBC enabled but currently disabled in hardware";
	case FBC_UNSUPPORTED:
		return "unsupported by this chipset";
	case FBC_NO_OUTPUT:
		return "no output";
	case FBC_STOLEN_TOO_SMALL:
		return "not enough stolen memory";
	case FBC_UNSUPPORTED_MODE:
		return "mode incompatible with compression";
	case FBC_MODE_TOO_LARGE:
		return "mode too large for compression";
	case FBC_BAD_PLANE:
		return "FBC unsupported on plane";
	case FBC_NOT_TILED:
		return "framebuffer not tiled or fenced";
	case FBC_MULTIPLE_PIPES:
		return "more than one pipe active";
	case FBC_MODULE_PARAM:
		return "disabled per module param";
	case FBC_CHIP_DEFAULT:
		return "disabled per chip default";
	case FBC_ROTATION:
		return "rotation unsupported";
474 475
	case FBC_IN_DBG_MASTER:
		return "Kernel debugger is active";
476 477 478 479 480 481 482
	default:
		MISSING_CASE(reason);
		return "unknown reason";
	}
}

static void set_no_fbc_reason(struct drm_i915_private *dev_priv,
483 484 485
			      enum no_fbc_reason reason)
{
	if (dev_priv->fbc.no_fbc_reason == reason)
486
		return;
487 488

	dev_priv->fbc.no_fbc_reason = reason;
489
	DRM_DEBUG_KMS("Disabling FBC: %s\n", intel_no_fbc_reason_str(reason));
490 491
}

492 493 494
static struct drm_crtc *intel_fbc_find_crtc(struct drm_i915_private *dev_priv)
{
	struct drm_crtc *crtc = NULL, *tmp_crtc;
495
	enum pipe pipe;
496
	bool pipe_a_only = false;
497 498 499 500 501 502

	if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
		pipe_a_only = true;

	for_each_pipe(dev_priv, pipe) {
		tmp_crtc = dev_priv->pipe_to_crtc_mapping[pipe];
503 504

		if (intel_crtc_active(tmp_crtc) &&
505
		    to_intel_plane_state(tmp_crtc->primary->state)->visible)
506
			crtc = tmp_crtc;
507 508 509

		if (pipe_a_only)
			break;
510 511
	}

512
	if (!crtc || crtc->primary->fb == NULL)
513 514 515 516 517
		return NULL;

	return crtc;
}

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
static bool multiple_pipes_ok(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;
	int n_pipes = 0;
	struct drm_crtc *crtc;

	if (INTEL_INFO(dev_priv)->gen > 4)
		return true;

	for_each_pipe(dev_priv, pipe) {
		crtc = dev_priv->pipe_to_crtc_mapping[pipe];

		if (intel_crtc_active(crtc) &&
		    to_intel_plane_state(crtc->primary->state)->visible)
			n_pipes++;
	}

	return (n_pipes < 2);
}

538
static int find_compression_threshold(struct drm_i915_private *dev_priv,
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
				      struct drm_mm_node *node,
				      int size,
				      int fb_cpp)
{
	int compression_threshold = 1;
	int ret;

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
	ret = i915_gem_stolen_insert_node(dev_priv, node, size <<= 1, 4096);
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

	ret = i915_gem_stolen_insert_node(dev_priv, node, size >>= 1, 4096);
565
	if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
566 567 568 569 570 571 572 573 574
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

575 576
static int intel_fbc_alloc_cfb(struct drm_i915_private *dev_priv, int size,
			       int fb_cpp)
577 578 579 580
{
	struct drm_mm_node *uninitialized_var(compressed_llb);
	int ret;

581
	ret = find_compression_threshold(dev_priv, &dev_priv->fbc.compressed_fb,
582 583 584 585 586 587 588 589 590 591 592 593
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

	dev_priv->fbc.threshold = ret;

	if (INTEL_INFO(dev_priv)->gen >= 5)
		I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->fbc.compressed_fb.start);
594
	else if (IS_GM45(dev_priv)) {
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
		I915_WRITE(DPFC_CB_BASE, dev_priv->fbc.compressed_fb.start);
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

		dev_priv->fbc.compressed_llb = compressed_llb;

		I915_WRITE(FBC_CFB_BASE,
			   dev_priv->mm.stolen_base + dev_priv->fbc.compressed_fb.start);
		I915_WRITE(FBC_LL_BASE,
			   dev_priv->mm.stolen_base + compressed_llb->start);
	}

	dev_priv->fbc.uncompressed_size = size;

	DRM_DEBUG_KMS("reserved %d bytes of contiguous stolen space for FBC\n",
		      size);

	return 0;

err_fb:
	kfree(compressed_llb);
	i915_gem_stolen_remove_node(dev_priv, &dev_priv->fbc.compressed_fb);
err_llb:
	pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
	return -ENOSPC;
}

629
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
{
	if (dev_priv->fbc.uncompressed_size == 0)
		return;

	i915_gem_stolen_remove_node(dev_priv, &dev_priv->fbc.compressed_fb);

	if (dev_priv->fbc.compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv,
					    dev_priv->fbc.compressed_llb);
		kfree(dev_priv->fbc.compressed_llb);
	}

	dev_priv->fbc.uncompressed_size = 0;
}

645
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
646
{
647
	if (!dev_priv->fbc.enable_fbc)
648 649
		return;

P
Paulo Zanoni 已提交
650
	mutex_lock(&dev_priv->fbc.lock);
651
	__intel_fbc_cleanup_cfb(dev_priv);
P
Paulo Zanoni 已提交
652 653 654
	mutex_unlock(&dev_priv->fbc.lock);
}

655 656
static int intel_fbc_setup_cfb(struct drm_i915_private *dev_priv, int size,
			       int fb_cpp)
657 658 659 660 661
{
	if (size <= dev_priv->fbc.uncompressed_size)
		return 0;

	/* Release any current block */
662
	__intel_fbc_cleanup_cfb(dev_priv);
663

664
	return intel_fbc_alloc_cfb(dev_priv, size, fb_cpp);
665 666
}

667
/**
P
Paulo Zanoni 已提交
668
 * __intel_fbc_update - enable/disable FBC as needed, unlocked
669
 * @dev_priv: i915 device instance
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
 *
 * Set up the framebuffer compression hardware at mode set time.  We
 * enable it if possible:
 *   - plane A only (on pre-965)
 *   - no pixel mulitply/line duplication
 *   - no alpha buffer discard
 *   - no dual wide
 *   - framebuffer <= max_hdisplay in width, max_vdisplay in height
 *
 * We can't assume that any compression will take place (worst case),
 * so the compressed buffer has to be the same size as the uncompressed
 * one.  It also must reside (along with the line length buffer) in
 * stolen memory.
 *
 * We need to enable/disable FBC on a global basis.
 */
686
static void __intel_fbc_update(struct drm_i915_private *dev_priv)
687
{
688
	struct drm_crtc *crtc = NULL;
689 690 691 692 693 694
	struct intel_crtc *intel_crtc;
	struct drm_framebuffer *fb;
	struct drm_i915_gem_object *obj;
	const struct drm_display_mode *adjusted_mode;
	unsigned int max_width, max_height;

P
Paulo Zanoni 已提交
695 696
	WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock));

697
	/* disable framebuffer compression in vGPU */
698
	if (intel_vgpu_active(dev_priv->dev))
699 700
		i915.enable_fbc = 0;

701
	if (i915.enable_fbc < 0) {
702
		set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT);
703 704 705
		goto out_disable;
	}

R
Rodrigo Vivi 已提交
706
	if (!i915.enable_fbc) {
707
		set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM);
708
		goto out_disable;
709 710 711 712 713 714 715 716 717 718 719
	}

	/*
	 * If FBC is already on, we just have to verify that we can
	 * keep it that way...
	 * Need to disable if:
	 *   - more than one pipe is active
	 *   - changing FBC params (stride, fence, mode)
	 *   - new fb is too large to fit in compressed buffer
	 *   - going to an unsupported config (interlace, pixel multiply, etc.)
	 */
720
	crtc = intel_fbc_find_crtc(dev_priv);
721 722
	if (!crtc) {
		set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT);
723
		goto out_disable;
724
	}
725

726 727 728 729 730
	if (!multiple_pipes_ok(dev_priv)) {
		set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES);
		goto out_disable;
	}

731 732 733
	intel_crtc = to_intel_crtc(crtc);
	fb = crtc->primary->fb;
	obj = intel_fb_obj(fb);
734
	adjusted_mode = &intel_crtc->config->base.adjusted_mode;
735 736 737

	if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
	    (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
738
		set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE);
739 740 741
		goto out_disable;
	}

742
	if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
743 744
		max_width = 4096;
		max_height = 4096;
745
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
746 747 748 749 750 751
		max_width = 4096;
		max_height = 2048;
	} else {
		max_width = 2048;
		max_height = 1536;
	}
752 753
	if (intel_crtc->config->pipe_src_w > max_width ||
	    intel_crtc->config->pipe_src_h > max_height) {
754
		set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE);
755 756
		goto out_disable;
	}
757
	if ((INTEL_INFO(dev_priv)->gen < 4 || HAS_DDI(dev_priv)) &&
758
	    intel_crtc->plane != PLANE_A) {
759
		set_no_fbc_reason(dev_priv, FBC_BAD_PLANE);
760 761 762 763 764 765 766 767
		goto out_disable;
	}

	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
768
		set_no_fbc_reason(dev_priv, FBC_NOT_TILED);
769 770
		goto out_disable;
	}
771
	if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
772
	    crtc->primary->state->rotation != BIT(DRM_ROTATE_0)) {
773
		set_no_fbc_reason(dev_priv, FBC_ROTATION);
774 775 776 777
		goto out_disable;
	}

	/* If the kernel debugger is active, always disable compression */
778 779
	if (in_dbg_master()) {
		set_no_fbc_reason(dev_priv, FBC_IN_DBG_MASTER);
780
		goto out_disable;
781
	}
782

783
	if (intel_fbc_setup_cfb(dev_priv, obj->base.size,
784
				drm_format_plane_cpp(fb->pixel_format, 0))) {
785
		set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL);
786 787 788 789 790 791 792 793
		goto out_disable;
	}

	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
794
	if (dev_priv->fbc.crtc == intel_crtc &&
795 796 797 798
	    dev_priv->fbc.fb_id == fb->base.id &&
	    dev_priv->fbc.y == crtc->y)
		return;

799
	if (intel_fbc_enabled(dev_priv)) {
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
		/* We update FBC along two paths, after changing fb/crtc
		 * configuration (modeswitching) and after page-flipping
		 * finishes. For the latter, we know that not only did
		 * we disable the FBC at the start of the page-flip
		 * sequence, but also more than one vblank has passed.
		 *
		 * For the former case of modeswitching, it is possible
		 * to switch between two FBC valid configurations
		 * instantaneously so we do need to disable the FBC
		 * before we can modify its control registers. We also
		 * have to wait for the next vblank for that to take
		 * effect. However, since we delay enabling FBC we can
		 * assume that a vblank has passed since disabling and
		 * that we can safely alter the registers in the deferred
		 * callback.
		 *
		 * In the scenario that we go from a valid to invalid
		 * and then back to valid FBC configuration we have
		 * no strict enforcement that a vblank occurred since
		 * disabling the FBC. However, along all current pipe
		 * disabling paths we do need to wait for a vblank at
		 * some point. And we wait before enabling FBC anyway.
		 */
		DRM_DEBUG_KMS("disabling active FBC for update\n");
824
		__intel_fbc_disable(dev_priv);
825 826
	}

827
	intel_fbc_enable(intel_crtc);
828 829 830 831 832
	dev_priv->fbc.no_fbc_reason = FBC_OK;
	return;

out_disable:
	/* Multiple disables should be harmless */
833
	if (intel_fbc_enabled(dev_priv)) {
834
		DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
835
		__intel_fbc_disable(dev_priv);
836
	}
837
	__intel_fbc_cleanup_cfb(dev_priv);
P
Paulo Zanoni 已提交
838 839 840 841
}

/*
 * intel_fbc_update - enable/disable FBC as needed
842
 * @dev_priv: i915 device instance
P
Paulo Zanoni 已提交
843 844 845
 *
 * This function reevaluates the overall state and enables or disables FBC.
 */
846
void intel_fbc_update(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
847
{
848
	if (!dev_priv->fbc.enable_fbc)
849 850
		return;

P
Paulo Zanoni 已提交
851
	mutex_lock(&dev_priv->fbc.lock);
852
	__intel_fbc_update(dev_priv);
P
Paulo Zanoni 已提交
853
	mutex_unlock(&dev_priv->fbc.lock);
854 855
}

856 857 858 859 860 861
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
	unsigned int fbc_bits;

862
	if (!dev_priv->fbc.enable_fbc)
863 864
		return;

865 866 867
	if (origin == ORIGIN_GTT)
		return;

P
Paulo Zanoni 已提交
868 869
	mutex_lock(&dev_priv->fbc.lock);

870 871 872 873
	if (dev_priv->fbc.enabled)
		fbc_bits = INTEL_FRONTBUFFER_PRIMARY(dev_priv->fbc.crtc->pipe);
	else if (dev_priv->fbc.fbc_work)
		fbc_bits = INTEL_FRONTBUFFER_PRIMARY(
874
					dev_priv->fbc.fbc_work->crtc->pipe);
875 876 877 878 879 880
	else
		fbc_bits = dev_priv->fbc.possible_framebuffer_bits;

	dev_priv->fbc.busy_bits |= (fbc_bits & frontbuffer_bits);

	if (dev_priv->fbc.busy_bits)
881
		__intel_fbc_disable(dev_priv);
P
Paulo Zanoni 已提交
882 883

	mutex_unlock(&dev_priv->fbc.lock);
884 885 886
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
887
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
888
{
889
	if (!dev_priv->fbc.enable_fbc)
890 891
		return;

892 893
	if (origin == ORIGIN_GTT)
		return;
P
Paulo Zanoni 已提交
894

895
	mutex_lock(&dev_priv->fbc.lock);
896 897 898

	dev_priv->fbc.busy_bits &= ~frontbuffer_bits;

899 900
	if (!dev_priv->fbc.busy_bits) {
		__intel_fbc_disable(dev_priv);
901
		__intel_fbc_update(dev_priv);
902
	}
P
Paulo Zanoni 已提交
903 904

	mutex_unlock(&dev_priv->fbc.lock);
905 906
}

R
Rodrigo Vivi 已提交
907 908 909 910 911 912
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
913 914
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
915 916
	enum pipe pipe;

P
Paulo Zanoni 已提交
917 918
	mutex_init(&dev_priv->fbc.lock);

919 920
	if (!HAS_FBC(dev_priv)) {
		dev_priv->fbc.enabled = false;
921
		dev_priv->fbc.no_fbc_reason = FBC_UNSUPPORTED;
922 923 924
		return;
	}

925 926 927 928 929 930 931 932
	for_each_pipe(dev_priv, pipe) {
		dev_priv->fbc.possible_framebuffer_bits |=
				INTEL_FRONTBUFFER_PRIMARY(pipe);

		if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
			break;
	}

933
	if (INTEL_INFO(dev_priv)->gen >= 7) {
934 935 936
		dev_priv->fbc.fbc_enabled = ilk_fbc_enabled;
		dev_priv->fbc.enable_fbc = gen7_fbc_enable;
		dev_priv->fbc.disable_fbc = ilk_fbc_disable;
937
	} else if (INTEL_INFO(dev_priv)->gen >= 5) {
938 939 940
		dev_priv->fbc.fbc_enabled = ilk_fbc_enabled;
		dev_priv->fbc.enable_fbc = ilk_fbc_enable;
		dev_priv->fbc.disable_fbc = ilk_fbc_disable;
941
	} else if (IS_GM45(dev_priv)) {
942 943 944
		dev_priv->fbc.fbc_enabled = g4x_fbc_enabled;
		dev_priv->fbc.enable_fbc = g4x_fbc_enable;
		dev_priv->fbc.disable_fbc = g4x_fbc_disable;
945
	} else {
946 947 948
		dev_priv->fbc.fbc_enabled = i8xx_fbc_enabled;
		dev_priv->fbc.enable_fbc = i8xx_fbc_enable;
		dev_priv->fbc.disable_fbc = i8xx_fbc_disable;
949 950 951 952 953

		/* This value was pulled out of someone's hat */
		I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
	}

954
	dev_priv->fbc.enabled = dev_priv->fbc.fbc_enabled(dev_priv);
955
}