cpuidle44xx.c 5.7 KB
Newer Older
1
/*
2
 * OMAP4+ CPU idle Routines
3
 *
4
 * Copyright (C) 2011-2013 Texas Instruments, Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17
 * Santosh Shilimkar <santosh.shilimkar@ti.com>
 * Rajendra Nayak <rnayak@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/sched.h>
#include <linux/cpuidle.h>
#include <linux/cpu_pm.h>
#include <linux/export.h>

18
#include <asm/cpuidle.h>
19 20 21 22 23
#include <asm/proc-fns.h>

#include "common.h"
#include "pm.h"
#include "prm.h"
24
#include "clockdomain.h"
25

26 27
#define MAX_CPUS	2

28
/* Machine specific information */
29
struct idle_statedata {
30 31 32 33 34
	u32 cpu_state;
	u32 mpu_logic_state;
	u32 mpu_state;
};

35
static struct idle_statedata omap4_idle_data[] = {
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
	{
		.cpu_state = PWRDM_POWER_ON,
		.mpu_state = PWRDM_POWER_ON,
		.mpu_logic_state = PWRDM_POWER_RET,
	},
	{
		.cpu_state = PWRDM_POWER_OFF,
		.mpu_state = PWRDM_POWER_RET,
		.mpu_logic_state = PWRDM_POWER_RET,
	},
	{
		.cpu_state = PWRDM_POWER_OFF,
		.mpu_state = PWRDM_POWER_RET,
		.mpu_logic_state = PWRDM_POWER_OFF,
	},
};
52

53 54
static struct powerdomain *mpu_pd, *cpu_pd[MAX_CPUS];
static struct clockdomain *cpu_clkdm[MAX_CPUS];
55

56
static atomic_t abort_barrier;
57
static bool cpu_done[MAX_CPUS];
58
static struct idle_statedata *state_ptr = &omap4_idle_data[0];
59

60 61
/* Private functions */

62
/**
63
 * omap_enter_idle_[simple/coupled] - OMAP4PLUS cpuidle entry functions
64 65 66 67 68 69 70 71
 * @dev: cpuidle device
 * @drv: cpuidle driver
 * @index: the index of state to be entered
 *
 * Called from the CPUidle framework to program the device to the
 * specified low power state selected by the governor.
 * Returns the amount of time spent in the low power state.
 */
72
static int omap_enter_idle_simple(struct cpuidle_device *dev,
73 74 75 76 77 78 79
			struct cpuidle_driver *drv,
			int index)
{
	omap_do_wfi();
	return index;
}

80
static int omap_enter_idle_coupled(struct cpuidle_device *dev,
81 82 83
			struct cpuidle_driver *drv,
			int index)
{
84
	struct idle_statedata *cx = state_ptr + index;
85
	u32 mpuss_can_lose_context = 0;
86 87

	/*
88
	 * CPU0 has to wait and stay ON until CPU1 is OFF state.
89 90 91 92
	 * This is necessary to honour hardware recommondation
	 * of triggeing all the possible low power modes once CPU1 is
	 * out of coherency and in OFF mode.
	 */
93
	if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
94
		while (pwrdm_read_pwrst(cpu_pd[1]) != PWRDM_POWER_OFF) {
95
			cpu_relax();
96 97 98 99 100 101 102 103 104 105 106 107

			/*
			 * CPU1 could have already entered & exited idle
			 * without hitting off because of a wakeup
			 * or a failed attempt to hit off mode.  Check for
			 * that here, otherwise we could spin forever
			 * waiting for CPU1 off.
			 */
			if (cpu_done[1])
			    goto fail;

		}
108 109
	}

110 111 112
	mpuss_can_lose_context = (cx->mpu_state == PWRDM_POWER_RET) &&
				 (cx->mpu_logic_state == PWRDM_POWER_OFF);

113 114 115 116
	/*
	 * Call idle CPU PM enter notifier chain so that
	 * VFP and per CPU interrupt context is saved.
	 */
117 118 119 120 121 122 123 124 125 126
	cpu_pm_enter();

	if (dev->cpu == 0) {
		pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state);
		omap_set_pwrdm_state(mpu_pd, cx->mpu_state);

		/*
		 * Call idle CPU cluster PM enter notifier chain
		 * to save GIC and wakeupgen context.
		 */
127 128
		if (mpuss_can_lose_context)
			cpu_cluster_pm_enter();
129
	}
130 131

	omap4_enter_lowpower(dev->cpu, cx->cpu_state);
132
	cpu_done[dev->cpu] = true;
133

134 135
	/* Wakeup CPU1 only if it is not offlined */
	if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
136 137 138 139 140

		if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) &&
		    mpuss_can_lose_context)
			gic_dist_disable();

141
		clkdm_wakeup(cpu_clkdm[1]);
142
		omap_set_pwrdm_state(cpu_pd[1], PWRDM_POWER_ON);
143
		clkdm_allow_idle(cpu_clkdm[1]);
144 145 146 147 148 149 150 151 152

		if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) &&
		    mpuss_can_lose_context) {
			while (gic_dist_disabled()) {
				udelay(1);
				cpu_relax();
			}
			gic_timer_retrigger();
		}
153
	}
154 155 156

	/*
	 * Call idle CPU PM exit notifier chain to restore
157
	 * VFP and per CPU IRQ context.
158
	 */
159
	cpu_pm_exit();
160 161 162 163 164

	/*
	 * Call idle CPU cluster PM exit notifier chain
	 * to restore GIC and wakeupgen context.
	 */
165
	if (dev->cpu == 0 && mpuss_can_lose_context)
166 167
		cpu_cluster_pm_exit();

168 169 170
fail:
	cpuidle_coupled_parallel_barrier(dev, &abort_barrier);
	cpu_done[dev->cpu] = false;
171

172 173 174
	return index;
}

175
static struct cpuidle_driver omap4_idle_driver = {
176 177
	.name				= "omap4_idle",
	.owner				= THIS_MODULE,
178 179 180 181 182 183
	.states = {
		{
			/* C1 - CPU0 ON + CPU1 ON + MPU ON */
			.exit_latency = 2 + 2,
			.target_residency = 5,
			.flags = CPUIDLE_FLAG_TIME_VALID,
184
			.enter = omap_enter_idle_simple,
185
			.name = "C1",
186
			.desc = "CPUx ON, MPUSS ON"
187 188
		},
		{
189
			/* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */
190 191
			.exit_latency = 328 + 440,
			.target_residency = 960,
192 193
			.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_COUPLED |
			         CPUIDLE_FLAG_TIMER_STOP,
194
			.enter = omap_enter_idle_coupled,
195
			.name = "C2",
196
			.desc = "CPUx OFF, MPUSS CSWR",
197 198 199 200 201
		},
		{
			/* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
			.exit_latency = 460 + 518,
			.target_residency = 1100,
202 203
			.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_COUPLED |
			         CPUIDLE_FLAG_TIMER_STOP,
204
			.enter = omap_enter_idle_coupled,
205
			.name = "C3",
206
			.desc = "CPUx OFF, MPUSS OSWR",
207 208
		},
	},
209
	.state_count = ARRAY_SIZE(omap4_idle_data),
210
	.safe_state_index = 0,
211 212
};

213
/* Public functions */
214

215
/**
216
 * omap4_idle_init - Init routine for OMAP4+ idle
217
 *
218
 * Registers the OMAP4+ specific cpuidle driver to the cpuidle
219 220 221 222 223
 * framework with the valid set of states.
 */
int __init omap4_idle_init(void)
{
	mpu_pd = pwrdm_lookup("mpu_pwrdm");
224 225 226
	cpu_pd[0] = pwrdm_lookup("cpu0_pwrdm");
	cpu_pd[1] = pwrdm_lookup("cpu1_pwrdm");
	if ((!mpu_pd) || (!cpu_pd[0]) || (!cpu_pd[1]))
227 228
		return -ENODEV;

229 230 231
	cpu_clkdm[0] = clkdm_lookup("mpu0_clkdm");
	cpu_clkdm[1] = clkdm_lookup("mpu1_clkdm");
	if (!cpu_clkdm[0] || !cpu_clkdm[1])
232 233
		return -ENODEV;

234
	return cpuidle_register(&omap4_idle_driver, cpu_online_mask);
235
}